### 54ACT11010, 74ACT11010 TRIPLE 3-INPUT POSITIVE-NAND GATES

54ACT11010 ... J PACKAGE 74ACT11010 ... D OR N PACKAGE

SCAS018A – D2957, JULY 1987 – REVISED APRIL 1993

- Inputs Are TTL-Voltage Compatible
- Flow-Through Architecture to Optimize PCB Layout
- Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise
- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) 1-μm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs

### description

These devices contain three independent 3-input NAND gates. They perform the Boolean functions  $Y = \overline{A \cdot B \cdot C}$  or  $Y = \overline{A} + \overline{B} + \overline{C}$  in positive logic.

The 54ACT11010 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The 74ACT11010 is characterized for operation from  $-40^{\circ}$ C to 85°C.

| FUNCTIO | N TABLE |
|---------|---------|
| (each   | gate)   |

| 11 | NPUT | S | OUTPUT |
|----|------|---|--------|
| Α  | В    | С | Y      |
| н  | Н    | Н | L      |
| L  | Х    | Х | н      |
| Х  | L    | Х | Н      |
| Х  | Х    | L | Н      |

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for the D, J, and N packages.

EPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

| 1A [ 1 16] 1B<br>1Y [ 2 15] 1C<br>2Y [ 3 14] 2A<br>GND [ 4 13] V <sub>CC</sub><br>GND [ 5 12] V <sub>CC</sub><br>3Y [ 6 11] 2B<br>3C [ 7 10] 2C | (                                      | (TOP VIEW)  |                            |                                                      |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------|----------------------------|------------------------------------------------------|--|--|--|--|--|
|                                                                                                                                                 | 1Y [<br>2Y [<br>GND [<br>GND [<br>3Y [ | 3<br>4<br>5 | 15<br>14<br>13<br>12<br>11 | 1C<br>2A<br>V <sub>CC</sub><br>V <sub>CC</sub><br>2B |  |  |  |  |  |

54ACT11010 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

### logic diagram (positive logic)



## 54ACT11010, 74ACT11010 TRIPLE 3-INPUT POSITIVE-NAND GATES

SCAS018A - D2957, JULY 1987 - REVISED APRIL 1993

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                           | – 0.5 V to 6 V                  |
|-------------------------------------------------------------------------------------------------|---------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1) – 0.5                                          | V to V <sub>CC</sub> + 0.5 V    |
| Output voltage range, V <sub>O</sub> (see Note 1) – 0.5                                         | V to $V_{CC}$ + 0.5 V           |
| Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> )         | $\dots \dots \pm 20 \text{ mA}$ |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) |                                 |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                   |                                 |
| Continuous current through V <sub>CC</sub> or GND                                               | ± 100 mA                        |
| Storage temperature range                                                                       | . −65°C to 150°C                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

UNIT

V

V

V

V

V

mΑ

mΑ

ns/V

°C

NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### 54ACT11010 74ACT11010 MIN MAX MIN MAX Supply voltage 4.5 5.5 4.5 5.5 VCC Vін High-level input voltage 2 2 Low-level input voltage 0.8 0.8 VII Input voltage ٧ı 0 Vcc 0 Vcc 0 Vo Output voltage 0 Vcc Vcc High-level output current -24 -24 IOH 24 Low-level output current 24 IOL $\Delta t/\Delta v$ Input transition rise or fall rate 0 10 0 10 125 - 40 85 -55 Operating free-air temperature TA

### recommended operating conditions

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                                     | Vee   | T <sub>A</sub> = 25°C |     |       | 54ACT11010 |      | 74ACT11010 |      | UNIT |  |
|--------------------|-----------------------------------------------------|-------|-----------------------|-----|-------|------------|------|------------|------|------|--|
| PARAMETER          | TEST CONDITIONS                                     | Vcc   | MIN                   | TYP | MAX   | MIN        | MAX  | MIN        | MAX  | UNIT |  |
|                    | I <sub>OH</sub> = - 50 μA                           | 4.5 V | 4.4                   |     |       | 4.4        |      | 4.4        |      |      |  |
|                    |                                                     | 5.5 V | 5.4                   |     |       | 5.4        |      | 5.4        |      |      |  |
| Veri               |                                                     | 4.5 V | 3.94                  |     |       | 3.7        |      | 3.8        |      | V    |  |
| VOH                | I <sub>OH</sub> = – 24 mA                           | 5.5 V | 4.94                  |     |       | 4.7        |      | 4.8        |      |      |  |
|                    | I <sub>OH</sub> = - 50 mA <sup>‡</sup>              | 5.5 V |                       |     |       | 3.85       |      |            |      |      |  |
|                    | $I_{OH} = -75 \text{ mA}^{\ddagger}$                | 5.5 V |                       |     |       |            |      | 3.85       |      |      |  |
| VOL                | I <sub>OL</sub> = 50 μA                             | 4.5 V |                       |     | 0.1   |            | 0.1  |            | 0.1  | V    |  |
|                    |                                                     | 5.5 V |                       |     | 0.1   |            | 0.1  |            | 0.1  |      |  |
|                    | I <sub>OL</sub> = 24 mA                             | 4.5 V |                       |     | 0.36  |            | 0.5  |            | 0.44 |      |  |
|                    |                                                     | 5.5 V |                       |     | 0.36  |            | 0.5  |            | 0.44 |      |  |
|                    | I <sub>OL</sub> = 50 mA <sup>‡</sup>                | 5.5 V |                       |     |       |            | 1.65 |            |      |      |  |
|                    | I <sub>OL</sub> = 75 mA <sup>‡</sup>                | 5.5 V |                       |     |       |            |      |            | 1.65 |      |  |
| lj                 | $V_I = V_{CC}$ or GND                               | 5.5 V |                       |     | ± 0.1 |            | ± 1  |            | ± 1  | μΑ   |  |
| ICC                | $V_{I} = V_{CC} \text{ or } GND,  I_{O} = 0$        | 5.5 V |                       |     | 4     |            | 80   |            | 40   | μΑ   |  |
| ∆I <sub>CC</sub> § | One input at 3.4 V, Other inputs at GND or $V_{CC}$ | 5.5 V |                       |     | 0.9   |            | 1    |            | 1    | mA   |  |
| Ci                 | $V_{I} = V_{CC} \text{ or } GND$                    | 5 V   |                       | 3.5 |       |            |      |            |      | pF   |  |

<sup>‡</sup>Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

§ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.



# 54ACT11010, 74ACT11010 TRIPLE 3-INPUT POSITIVE-NAND GATES

SCAS018A - D2957, JULY 1987 - REVISED APRIL 1993

# switching characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | TO<br>(OUTPUT) | Т   | <b>₄ = 25°C</b> | ;   | 54ACT | 11010 | 74ACT | 11010 | UNIT |
|------------------|---------|----------------|-----|-----------------|-----|-------|-------|-------|-------|------|
| PARAMETER        | (INPUT) |                | MIN | TYP             | MAX | MIN   | MAX   | MIN   | MAX   | UNIT |
| <sup>t</sup> PLH | Any     | V              | 1.5 | 5.8             | 8.2 | 1.5   | 9.3   | 1.5   | 8.9   |      |
| <sup>t</sup> PHL | Any     | Ŷ              | 1.5 | 5.7             | 7.4 | 1.5   | 8.7   | 1.5   | 8.2   | ns   |

### operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER       |                                        | TEST CONDITIONS                                 | ТҮР | UNIT |
|-----------------|----------------------------------------|-------------------------------------------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per gate | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 27  | pF   |

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. CL includes probe and jig capacitance.

B. Input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 3 ns, t<sub>f</sub> = 3 ns.

C. The outputs are measured one at a time with one input transition per measurement.

### Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated