



#### **Transition Mode PFC LED Controller**

### Description

The AL6562 is a current mode Power Factor Correction Controller and is designed for operating in Transition Mode. With a superior linear performance multiplier, it ensures the device operates over a wide input voltage range with superior THD (Total Harmonics Distortion). The output voltage is controlled by means of an error amplifier and a precise (1% @  $T_J = +25$ °C) internal voltage reference.

The AL6562 is designed to meet stringent energy saving standards with low start-up current, and can operate with very low current consumption when entering stand-by mode.

OVP circuitry increases system robustness allowing the device to withstand transient caused at start-up and during load-disconnects.

## Pin Assignments

#### (Top View)



### **Features**

- Single Stage Fly-Back PFC Controller
- Transition Mode Operation
- Low Start-Up, Operating and Quiescent Currents
- Internal Start-Up Timer
- Enable/Disable Function on INV Input
- Totem Pole, Push-Pull Output Drive
- Adjustable Output Over-Voltage Protection
- SO-8 : Available in "Green" Molding Compound (No Br, Sb)
   Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)

## **Applications**

- Electronic Single-Stage LED Driver
- PFC Pre-Regulators to Meet IEC61000-3-2
- High-End AC-DC Adaptor / Charger

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS) & 2011/65/EU (RoHS 2) compliant.
- 2. See http://www.diodes.com/quality/lead\_free.html for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

## **Typical Applications Circuit**



Figure 1 High Power Factor Non-Isolated Constant-Current LED Driver



# **Pin Descriptions**

| Pin No.                                                                                                            | Pin Name        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                    | 1 111 11441110  | Inverting input pin of the internal error amplifier                                                                                                                                                                                                                                                                                                                                                        |
| 1                                                                                                                  | INV             | This pin is connected externally via a resistor divider from the regulated output voltage. It can provide input to inverting input of internal error amplifier. This pin can also be used as ENABLE/DISABLE control input                                                                                                                                                                                  |
| 2                                                                                                                  | COMP            | Output from error amplifier  A feedback compensation network, consisting of resistor & capacitor, connects between INV (pin1) and this pin to reduce the bandwidth and achieve stability of the voltage control loop and ensure high power factor and low THD                                                                                                                                              |
| 3                                                                                                                  | MULT            | Input to the internal multiplier  This pin connects to the rectified mains voltage, through external resistor divider, to provide a sinusoidal voltage reference for the control current loop                                                                                                                                                                                                              |
| 4                                                                                                                  | CS              | Current sense connecting to external resistor for Current feedback  The current flowing in the MOSFET is sensed through a resistor, the resulting voltage is applied to this pin and compared with an internal sinusoidal-shaped reference, generated by the multiplier, to determine MOSFET's turn-off. This pin has an internal Leading-Edge-Blanking of about 200 nanoseconds to improve noise immunity |
| Zero current detection  5 ZCD This pin takes input from inductor's demagnetization sensing to achieve zero current |                 | Zero current detection  This pin takes input from inductor's demagnetization sensing to achieve zero current detection, required for Transition Mode (TM) operation. A negative-going edge triggers turn-on of MOSFET                                                                                                                                                                                      |
| 6                                                                                                                  | GND             | System ground Ground for circuit, current return for both the signal circuitry and the gate drive stage                                                                                                                                                                                                                                                                                                    |
| 7                                                                                                                  | GD              | Gate driver output  This pin is able to drive external MOSFET. The totem-pole output stage is able to drive MOSFET with a peak current of 600mA/800mA for source and sink capability respectively. The high level voltage of this pin is internally clamped at about 12V to avoid excessive gate voltage in case V <sub>CC</sub> pin is supplied by a higher voltage                                       |
| 8                                                                                                                  | V <sub>cc</sub> | System power input pin  This pin is for supply voltage of both the signal part and gate driver of the IC. Upper limit is extended to a maximum of 22V to provide a more headroom for supply voltage changes. This pin has an internal 25V Zener to protect the IC itself from over-voltage transients.                                                                                                     |

# **Functional Block Diagram**





# **Absolute Maximum Ratings (Note 4)**

| Symbol                                                 | Description                                          | Value                    | Unit     |
|--------------------------------------------------------|------------------------------------------------------|--------------------------|----------|
| V <sub>cc</sub>                                        | IC Supply Voltage                                    | Self Limited             | V        |
| Icc                                                    | Operating Supply Current                             | 30                       | mA       |
| I <sub>GD</sub> (Note 5)                               | Output Totem Pole Peak Current                       | 600 (Source)/ 800 (Sink) | mA       |
| V <sub>INV</sub> ,V <sub>COMP</sub> ,V <sub>MULT</sub> | Input/Output of Error Amplifier, Input of Multiplier | -0.3 to 7                | V        |
| I <sub>ZCD</sub> (Note 5)                              | Zero Current Detector Max. Current                   | Source: -50<br>Sink: 10  | mA<br>mA |
| ESD(HBM)                                               | ESD (Human Body Model)                               | 3000                     | V        |
| ESD(MM)                                                | ESD (Machine Model)                                  | 200                      | V        |
| T <sub>J</sub>                                         | Junction Temperature Range                           | -40 to 150               | °C       |
| T <sub>STG</sub>                                       | Storage Temperature Range                            | -65 to 150               | °C       |
| P <sub>TOT</sub>                                       | Power Dissipation                                    | 0.65                     | W        |
| R <sub>eJA</sub>                                       | Thermal Resistance (Junction – Ambient)              | 150                      | °C/W     |
| T <sub>LEAD</sub>                                      | Lead Temperature (Soldering, 10 sec)                 | 260                      | °C       |

4. Stresses greater than the 'Absolute Maximum Ratings' specified above, may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions exceeding those indicated in this specification is not implied. Device reliability may be affected by exposure to absolute maximum rating conditions for extended periods of time.

5. Currents flowing into device pins are considered as positive and out of device pins are considered as negative.



# **Electrical Characteristics**

| Symbol                      | ended operating conditions unless othe<br>Parameter | Conditions                                                                | Min   | Typ.      | Max       | Units   |
|-----------------------------|-----------------------------------------------------|---------------------------------------------------------------------------|-------|-----------|-----------|---------|
| SUPPLY VO                   |                                                     |                                                                           |       | - 71      |           | -       |
|                             |                                                     | A6                                                                        | 40.0  |           |           | V       |
| V <sub>CC</sub>             | IC supply voltage                                   | After turn-on                                                             | 10.3  | 40.0      | 22        | V       |
| V <sub>CC ON</sub>          | Turn-on threshold                                   |                                                                           | 11.0  | 12.0      | 13.0      |         |
| V <sub>CC OFF</sub>         | Turn-off threshold                                  |                                                                           | 8.7   | 9.5       | 10.3      | V       |
| V <sub>CC-HYS</sub>         | Hysteresis                                          | 1 20 m A                                                                  | 2.2   | 2.5<br>24 | 2.8<br>28 | V       |
| V <sub>Z</sub><br>SUPPLY CU | Zener Voltage                                       | I <sub>CC</sub> = 20 mA                                                   | 22    | 24        | 20        | V       |
|                             |                                                     | Defens tomore M. 44M                                                      |       | 10        | 70        |         |
| I <sub>start-up</sub>       | Start-up current                                    | Before turn-on, V <sub>CC</sub> =11V                                      |       | 40        | 70        | μA      |
| lq                          | Quiescent current                                   | After turn on                                                             |       | 2.5       | 3.75      | mA      |
|                             |                                                     | @ 70kHz                                                                   |       | 3.5       | 5         | mA      |
| Icc                         | Operating supply current                            |                                                                           | _     |           |           | Л       |
|                             |                                                     | In OVP condition, $V_{INV} = 2.7V$                                        |       | 1.4       | 2.2       | mA      |
|                             |                                                     | V <sub>ZCD</sub> ≤150mV, V <sub>CC</sub> >V <sub>CC-OFF</sub>             |       |           | 2.2       | mA      |
| ΙQ                          | Quiescent current                                   | 1205-130111, 100-100-011                                                  |       |           |           |         |
| •                           |                                                     | V <sub>ZCD</sub> ≤150mV, V <sub>CC</sub> <v<sub>CC-OFF</v<sub>            | 20    | 50        | 90        | mA      |
| RROR AM                     | DI IEIED                                            | 7 00 00 011                                                               | 20    | 30        | 30        |         |
| KNOK AIVI                   | FLIFIER                                             | T <sub>J</sub> = +25°C                                                    | 2.465 | 2.5       | 2.535     |         |
| $V_{INV}$                   | Voltage feedback input threshold                    | $10.3V < V_{CC} < 22V$                                                    | 2.403 | 2.0       | 2.56      | V       |
|                             |                                                     | $V_{CC} = 10.3V \text{ to } 22V$                                          | 2.44  |           | 2.30      |         |
|                             | Line regulation                                     | (Note 6)                                                                  | _     | 2         | 5         | mV      |
| I <sub>INV</sub>            | Input bias current                                  | V <sub>INV</sub> = 0 to 3V                                                |       | -0.1      | -1        | μA      |
| G <sub>V</sub>              | Voltage gain                                        | OPEN LOOP                                                                 | 60    | 80        |           | dΒ      |
| GB                          | Gain-bandwidth                                      | OPEN LOOP                                                                 | 00    | 1         |           | MHz     |
| GB                          | Source current                                      | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                   | -2    | -4.0      | -8        |         |
| I <sub>COMP</sub>           | Sink current                                        | $V_{COMP} = 4V$ , $V_{INV} = 2.4V$                                        |       |           |           | mA      |
|                             |                                                     | $V_{COMP} = 4V$ , $V_{INV} = 2.6V$                                        | 2.5   | 4.5       |           | mA<br>V |
| $V_{COMP}$                  | Upper clamp voltage                                 | I <sub>SOURCE</sub> = 0.5 mA                                              | 5.15  | 5.55      | 5.85      | V       |
| 17                          | Lower clamp voltage                                 | I <sub>SINK</sub> = 0.5 mA (Note 6)                                       | 2.1   | 2.25      | 2.4       |         |
| V <sub>INVdis</sub>         | Disable threshold                                   | _                                                                         | 150   | 200       | 250       | mV      |
| V <sub>INVen</sub>          | Restart threshold                                   | _                                                                         | 380   | 450       | 520       | mV      |
| IULTIPLIE                   |                                                     | T                                                                         |       | 1         |           |         |
| I <sub>MULT</sub>           | Input bias current                                  | $V_{MULT} = 0$ to 4V                                                      | _     |           | -1        | μA      |
| V <sub>MULT</sub>           | Linear operation range                              |                                                                           | 0 - 3 | 0 – 3.5   |           | V       |
| $\Delta V_{CS}$             |                                                     | $V_{MULT} = 0$ to 0.5V,                                                   |       |           |           |         |
| ΔV <sub>MULT</sub>          | Output max. slope                                   | V <sub>COMP</sub> = Upper Clamp                                           | 1.65  | 1.9       | _         | V/V     |
|                             |                                                     |                                                                           |       |           |           |         |
| K                           | Gain (Note 7)                                       | $V_{MULT} = 1V, V_{COMP} = 4V$                                            | 0.6   | 0.75      | 0.9       | 1/V     |
| ERO CURI                    | RENT DETECTOR                                       |                                                                           |       |           |           |         |
| $V_{ZCDH}$                  | Upper clamp voltage                                 | $I_{ZCD} = 3mA$                                                           | 4.7   | 5.2       | 6.1       | V       |
| $V_{ZCDL}$                  | Lower clamp voltage                                 | $I_{ZCD} = -3mA$                                                          | 0.3   | .65       | 1.0       | V       |
| $V_{ZCDA}$                  | Arming voltage                                      | Positive-going edge                                                       | _     | 2.1       | _         | V       |
| $V_{ZCDT}$                  | Triggering voltage                                  | Negative-going edge                                                       | _     | 1.6       | _         | V       |
| I <sub>ZCDb</sub>           | Input bias current                                  | V <sub>ZCD</sub> =1 to 4.5V                                               | _     | 2         | _         | μA      |
| I <sub>ZCDsrc</sub>         | Source current capability                           | <del>_</del>                                                              | -2.5  | _         | -10       | mA      |
| I <sub>ZCDsnk</sub>         | Sink current capability                             | _                                                                         | 3.0   | 1         |           | mA      |
| VzcDdis                     | Disable threshold                                   | _                                                                         | 150   | 200       | 250       | mV      |
| V <sub>ZCDen</sub>          | Restart threshold                                   |                                                                           | 00    |           | 350       | mV      |
|                             | Restart Current after Disable                       | V <sub>ZCD</sub> <v<sub>DIS, V<sub>CC</sub>&gt;V<sub>CC-OFF</sub></v<sub> | -80   | -120      |           | μΑ      |
| <sub>ZCDres</sub>           | Trestait Guiterit ailei Disable                     | VZCD~VDIS, VCC>VCC-OFF                                                    | -00   | -120      |           | μΑ      |
| TARTER                      | Chambel and a suite of                              |                                                                           | 7.    | 400       | 202       |         |
| t <sub>START</sub>          | Start timer period                                  | _                                                                         | 75    | 130       | 300       | μs      |

Notes:

All parameters are in tracking. The multiplier output is given by: current sense comparator O/P,  $V_{CS} = k*(V_{COMP} - 2.5V)*V_{MULT}$ .



# **Electrical Characteristics**

| Symbol                   | Parameter                      | Conditions                                                      | Min  | Тур        | Max        | Units  |
|--------------------------|--------------------------------|-----------------------------------------------------------------|------|------------|------------|--------|
| OUTPUT OV                | ÆR-VOLTAGE                     | •                                                               | •    |            |            |        |
| I <sub>OVP</sub>         | Dynamic OVP triggering current | _                                                               | 35   | 40         | 45         | μΑ     |
| VOVP_TH                  | Static OVP threshold           | _                                                               | 2.1  | 2.25       | 2.4        | V      |
| <b>CURRENT S</b>         | SENSE COMPARATOR               |                                                                 |      |            |            |        |
| I <sub>cs</sub>          | Input bias current             | V <sub>CS</sub> = 0                                             | _    | _          | -1         | μΑ     |
| t <sub>LEB</sub>         | Leading edge blanking          | _                                                               | 100  | 200        | 300        | ns     |
| td <sub>(H-L)</sub>      | Delay to output                | _                                                               |      | 200        | 350        | ns     |
| $V_{CS-clamp}$           | Current sense clamp            | V <sub>COMP</sub> = upper clamp                                 | 1.6  | 1.7        | 1.8        | V      |
| V <sub>CS-offset</sub>   | Current sense offset           | $V_{MULT} = 0$                                                  | _    | 30         | _          | mV     |
|                          | Current sense onset            | V <sub>MULT</sub> = 2.5V                                        | _    | 5          | _          |        |
| <b>GATE DRIVI</b>        | ER                             |                                                                 |      |            |            |        |
| V <sub>OL</sub>          | Output low dropout voltage     | I <sub>GDsink</sub> = 200 mA                                    | _    | 0.9        | 1.9        | V      |
| $V_{OH}$                 | Output high dropout voltage    | I <sub>GDsource</sub> = 200 mA<br>I <sub>GDsource</sub> = 20 mA | _    | 2.5<br>2.0 | 3.0<br>2.8 | V<br>V |
| I <sub>GDsource-pk</sub> | Peak source current            | _                                                               | -0.6 | _          | _          | Α      |
| I <sub>GDsink-pk</sub>   | Peak sink current              | _                                                               | 0.8  | _          | _          | Α      |
| t <sub>f</sub>           | Voltage fall time              | _                                                               | _    | 30         | 70         | ns     |
| t <sub>r</sub>           | Voltage rise time              | _                                                               | _    | 60         | 110        | ns     |
| $V_{Oclamp}$             | Output clamp voltage           | $I_{SOURCE} = 5 \text{ mA}, V_{CC} = 20 \text{ V}$              | 9    | 11         | 13         | V      |
| Vos                      | UVLO saturation                | $V_{CC} = 0 \text{ V to } V_{CCon},$ $I_{SINK} = 10 \text{ mA}$ | _    | _          | 1.1        | V      |



### **Performance Characteristics**

### Supply Current vs. Supply Voltage



### Start-up & UVLO Vs. TJ



### Icc Consumption vs.TJ



Vcc Zener Voltage Vs. T<sub>J</sub>



### Feedback Reference Voltage vs. T<sub>J</sub>



OVP Current vs. TJ





## **Performance Characteristics (Continued)**

### Delay-to-output vs.TJ



### V<sub>CS-CLAMP</sub> vs.T<sub>J</sub>



ZCD Source Capability vs.T<sub>J</sub>



### E/A Output Clamp Levels Vs. T<sub>J</sub>



Multiplied Gain Vs. TJ



ZCD Clamp Levels Vs. TJ





# **Performance Characteristics (Continued)**

### Start-up Timer vs.TJ



### **Multiplier Characteristics**



### **Gate-driver Output Low Saturation**



**Gate-driver Output High Saturation** 



### Gate-driver Clamp vs. TJ



**UVLO Saturation vs. TJ** 





## **Application Information**



Figure 2 Boost Pre-regulator PFC

#### POWER FACTOR CORRECTION

AL6562 functions as a transition mode PFC IC, which means that the MOSFET turns on when inductor current reaches zero, and turns off when the current meets some desired input current reference voltage as shown in Figure 3. A typical current waveform is depicted with envelope as shown, therefore the input current follows that of the input voltage, and a good power factor is achieved.



Figure 3 Typical Waveform of Inductor Current with Fixed ON Time

From mathematical point of view, a PF value can be defined by:

$$PF = cos(\theta) * k_D = \frac{cos(\theta)}{\sqrt{1 + \sum_{2}^{\infty} \left(\frac{I_{rms,n}}{I_{rms,1}}\right)^2}}$$

Where  $cos(\theta)$  represents displacement factor with  $\theta$  as the displacement angle between voltage and current fundamentals, and  $k_D$  represents distortion respectively.



 $k_{\text{D}}$ , the distortion can further be defined by:

$$k_{D} = \frac{I_{rms\_1}}{I_{rms}} = \frac{I_{rms\_1}}{\sqrt{I_{rms\_2}^2 + I_{rms\_3}^2 + ...}}$$

Where  $I_{rms\_1}$  and  $I_{rms\_n}$  are the RMS (Root Mean Square) value n-th fundamental component of the current respectively. If the current and voltage are in phase, then  $\theta$ = 0, which will lead to  $\cos(\theta)=1$ , and the PF will be simplified as:

$$PF = k_D$$

#### **ZCD (Zero Current Detection)**

The ZCD feature detects when the transformer primary's current falls to zero, as the voltage across the inductor reverses, to initiate a new cycle that switches on the power MOSFET. The signal for ZCD is obtained by an auxiliary winding on the boost inductor, as shown in Figure 2.

#### Multiplier

The internal multiplier takes two inputs, one from a portion of the instantaneous rectified line voltage (via pin 3, MULT) and the other from the output of the E/A (via pin 2, COMP), to feed the PWM comparator to determine the exact instant when the MOSFET is to be switched off. The output of multiplier is a rectified sinusoid, similar to the instantaneous rectified line voltage, multiplied by the scaling factor determined by output of the Error Amplifier. The MULT output is then fed into the PWM comparator and is compared to the current sense clamp voltage V<sub>CS</sub> (at 1.08V), to switch the Power MOSFET off. The formula governing all parameters is given by:

Multiplier Output:

$$V_{CS} = k * (V_{COMP} - 2.5V) * V_{MILLT}$$

Where k is the multiplier gain. V<sub>MULT</sub> is set by external resistors R1 and R2.

#### **OVP (Output Over Voltage Protection)**

The output voltage can be kept constant by the operation of the PFC circuit close to its nominal value, as shown by Figure 2, which is set by the ratio of the two external resistors R3 and R4. Neglecting ripple current, current flowing through R3,  $I_{R3}$ , will equal the current through R4,  $I_{R4}$ . As the non-inverting input of the error amplifier is biased inside the AL6562 at 2.5V, the current through R4 is:

$$I_{R4} = \frac{2.5}{R_4} = I_{R3} = \frac{V_0 - 2.5}{R_3} \tag{1}$$

If any abrupt change of output voltage,  $\Delta V_0 > 0$  occurs due to a load drop, the voltage at pin INV will be kept at 2.5V by the local feedback of the EA. The network connected between INV and COMP introduces a time constant to achieve high PF. The current through R4 will remain equal to 2.5/R4 but  $I_{R3}$  will become:

$$I'_{R3} = \frac{V_0 + \Delta V_0 - 2.5}{R_2} \tag{2}$$

The extra current through R3 (ΔI<sub>R3</sub>) will flow through the compensation network and enter the error amplifier output via pin COMP.

When it reaches about 37µA, the output voltage of the multiplier is forced to decrease which will reduce the energy drawn from the mains. This action behaves like a brake; preventing the output voltage from exceeding the regulated value too much.



If the output voltage further increases despite the braking so that the current entering the E/A reaches 27μA, the OVP is triggered and the gate-drive is forced low to switch off the MOSFET. This protection condition is maintained until the current falls below about 7μA to re-enable the internal starter and start switching again. The output change that is able to trigger the OVP is calculated by:

$$\Delta V_0 = R3(27 - 7) V$$
 (3)

An important advantage of this technique is that the over-voltage level can be set independently from the regulated output voltage.

On the other hand, when the loading of PFC pre-regulator becomes very low, the output voltage tends to stay steadily above the nominal value, which is not the case that OVP is triggered by abrupt voltage increase. If this situation happens, the E/A will saturate low, hence when this is detected the external power transistor is switched OFF, and the IC is put in idle state (static OVP). Normal operation is resumed as the error amplifier goes back into its linear region. As a result, the device will work in burst-mode, with a repetition rate that can be very low. When either OVP is activated, the quiescent consumption of the IC is reduced to minimum by the discharge of the capacitor and increases the hold-up capability of the IC supply.

#### **THD (Total Harmonics Distortion)**

The AL6562 reduces the THD by reducing conduction dead-angle occurring to the AC input current near the zero-crossings of the line voltage.

The important reason for this distortion to take place is the inability of the system to transfer energy effectively when the instantaneous line voltage is very low, which is the case near line-voltage zero-crossing. This effect is magnified by the high-frequency filter capacitor placed after the bridge rectifier, which retains some residual voltage that causes the diodes of the bridge rectifier to be reverse-biased and the input current flow to temporarily stop.

To overcome this issue, the circuit section designed in the AL6562 forces the PFC regulator to process more energy near the line voltage zero-crossings, as compared to that commanded by the control loop. This results in both, minimizing the time interval when energy transfer is lacking, and fully discharging the high-frequency filter capacitor after the bridge.

In essence, the circuit artificially increases the ON-Time of the Power Switch with a positive offset added to the output of the multiplier in the proximity of the line voltage zero-crossings. This offset is reduced as the instantaneous line voltage increases, so that it becomes negligible as the line voltage moves towards the peak of the sinusoidal waveform.

Therefore, to maximize the benefit from the THD improvement circuit, the high-frequency filter capacitor after the bridge rectifier should be minimized and kept to satisfy the EMI filtering requirements.

#### Non-Latched IC Disable (Enable)

Pin 1, INV, inverting input to the error amplifier, can be adapted to disable the system when the voltage on this pin is below 0.2V. In order to restart the system, a voltage exceed 0.45V must be applied. The ON/OFF control signal can be driven by a PWM controller and using an NPN transistor to pin 1 to shut it down.



#### Single Stage LED Driver with PFC

One of major applications of AL6562 is to provide a single stage power module with high PF for LED lighting. The following circuit, Figure 4, shows a simplified fly-back AC-DC converter with both CC and CV feedback from output side, to prevent over-load and also provide an over-voltage protection facility.



Figure 4. Single stage PFC Isolated LED lighting

With its high performance, the AL6562 offers the following advantages that make this solution an appropriate method against the traditional PWM controller, where a good PF value is required:

- The input capacitance can be reduced to replace bulky and expensive high voltage electrolytic capacitor (as required by regular offline SMPS) by a small-size, cheaper film capacitor.
- Transition mode ensures low turn-on losses in MOSFET and higher efficiency can be achieved.
- Lower parts count means lower material cost, as well as lower assembly cost for limited space.



#### **PFC Pre-Regulator**

Another major application of AL6562 is to implement a wide-range mains input PFC pre-regulator, which acts as the input stage for the cascaded DC-DC converter and can deliver above 350W in general.

There are two methods, in general, to design a pre-regulator stage:

- 1. With fixed frequency.
  - Ω
- With fixed ON time.

The AL6562 can easily be implemented with fixed ON time due to its simplicity, while the fixed frequency technique is more complicated.

In fixed ON time mode, AL6562 is also working in transition mode where the inductor current will be turned on when zero crossing is detected.

By using boost switching technique, the AL6562 shapes the input current by drawing a quasi-sinusoidal current in-phase with the line voltage. A simplified circuit, shown in Figure 5, explains the operation as follows:



Figure 5 ZCD Pin Synchronization Without Auxiliary Winding

The AC mains voltage is rectified by a diode bridge and delivered to the boost converter which boosts the rectified input voltage to a higher regulated DC bus  $V_{\Omega}$ 

The error amplifier compares a portion of the output voltage with an internal reference and generates a signal error proportional to the difference between them. The bandwidth of the internal error amplifier is set to be narrow within 20Hz, the output would be a DC value over a given half-cycle. Output of E/A fed into multiplier, multiplied by portion of the rectified mains voltage, will generate a scaled rectified sinusoid whose peak amplitude depends on the rectified mains peak voltage as well as the value of error signal.

The output of the multiplier is fed into the non-inverting pin of the internal PWM comparator. As the output from the multiplier, a sinusoidal reference for PWM, equals the voltage on the current sense pin CS(4), the MOSFET will be turned off. As a consequence, the peak inductor current will follow the envelope of a rectified sinusoid. After the MOSFET is turned off, the boost inductor discharges its stored energy to the load until zero current is detected and then the MOSFET will be turned on again.

In the case where there is no auxiliary winding on the boost inductor, a solution can be implemented by simply connecting the ZCD pin to the drain of the power MOSFET through an R-C network: in this way the high-frequency edges experienced by the drain will be transferred to the ZCD pin, hence arming and triggering the ZCD comparator.

Also in this case the resistance value must be properly chosen to limit the current sourced/sunk by the ZCD pin. In typical applications with output voltages around 400V, recommended values for these components as 22pF (or 33pF) for  $C_{ZCD}$  and 330K for  $R_{ZCD}$ . With these values proper operation is ensured even with few volts difference between the regulated output voltage and the peak input voltage.



# **Ordering Information**



| Don't Normalian | Doolsono | Deelsone eede | 13" Tape and Reel |                    |  |
|-----------------|----------|---------------|-------------------|--------------------|--|
| Part Number     | Package  | Package code  | Quantity          | Part Number Suffix |  |
| AL6562S-13      | SO-8     | S             | 2500/Tape & Reel  | -13                |  |

# **Marking Information**

### (1) SO-8





## Package Outline Dimensions (All Dimensions in mm)

Please see AP02002 at http://www.diodes.com/datasheets/ap02002.pdf for the latest version.



| SO-8                 |          |      |  |  |
|----------------------|----------|------|--|--|
| Dim                  | Min      | Max  |  |  |
| Α                    | -        | 1.75 |  |  |
| A1                   | 0.10     | 0.20 |  |  |
| A2                   | 1.30     | 1.50 |  |  |
| A3                   | 0.15     | 0.25 |  |  |
| b                    | 0.3      | 0.5  |  |  |
| D                    | 4.85     | 4.95 |  |  |
| E                    | 5.90     | 6.10 |  |  |
| E1                   | 3.85     | 3.95 |  |  |
| е                    | 1.27 Typ |      |  |  |
| h                    | 1        | 0.35 |  |  |
| L                    | 0.62     | 0.82 |  |  |
| θ                    | 0°       | 8°   |  |  |
| All Dimensions in mm |          |      |  |  |

# **Suggested Pad Layout**

Please see AP02001 at http://www.diodes.com/datasheets/ap02001.pdf for the latest version.



| Dimensions | Value (in mm) |
|------------|---------------|
| X          | 0.60          |
| Y          | 1.55          |
| C1         | 5.4           |
| C2         | 1.27          |



#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
  - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2014, Diodes Incorporated

www.diodes.com