# PC133 Registered SDRAM DIMM(168pin) Type SPD Specification

REV. 0 May. 2000



### M390S3253BT1-C75

•Organization : 32MX72 •Composition : 32MX8 \* 9ea

•Used component part #: K4S560832B-TC75

# of banks in module : 1 Row# of banks in component : 4 banksFeature : 1,500 mil height & double sided

•Refresh : 8K/64ms

| Duto # | Function described                                           | Function Supported                                                                   | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| Byte # |                                                              | -75                                                                                  | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3      | # of row address on this assembly                            | 13                                                                                   | 0Dh       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                   | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                | 01h       |      |
| 6      | Data width of this assembly                                  | 72 bits                                                                              | 48h       |      |
| 7      | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11     | DIMM configuration type                                      | ECC                                                                                  | 02h       |      |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh                                                          | 82h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                   | 08h       |      |
| 14     | Error checking SDRAM width                                   | x8                                                                                   | 08h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21     | SDRAM module attributes                                      | Registered/Buffered DQM,<br>address & control inputs and<br>On-card PLL              | 1Fh       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 256MB                                                                       | 40h       |      |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       |      |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                | 15h       |      |



| Byte # | Function described                                        | Function Supported | Hex value | Note |
|--------|-----------------------------------------------------------|--------------------|-----------|------|
| Dyte # | Function described                                        | -75                | -75       | Note |
| 35     | Data signal input hold time                               | 0.8ns              | 08h       |      |
| 36~61  | Superset information (maybe used in future)               | -                  | 00h       |      |
| 62     | SPD data revision code                                    | JEDEC 2            | 02h       |      |
| 63     | Checksum for bytes 0 ~ 62                                 | -                  | F1h       |      |
| 64     | Manufacturer JEDEC ID code                                | Samsung            | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                | Samsung            | 00h       |      |
| 72     | Manufacturing location                                    | Onyang Korea       | 01h       |      |
| 73     | Manufacturer part # (Memory module)                       | M                  | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 3                  | 33h       |      |
| 75     | Manufacturer part # (Data bits)                           | Blank              | 20h       |      |
| 76     | Manufacturer part # (Data bits)                           | 9                  | 39h       |      |
| 77     | Manufacturer part # (Data bits)                           | 0                  | 30h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | S                  | 53h       |      |
| 79     | Manufacturer part # (Module depth)                        | 3                  | 33h       |      |
| 80     | Manufacturer part # (Module depth)                        | 2                  | 32h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 5                  | 35h       |      |
| 82     | Manufacturer part # (Composition component)               | 3                  | 33h       |      |
| 83     | Manufacturer part # (Component revision)                  | В                  | 42h       |      |
| 84     | Manufacturer part # (Package type)                        | Т                  | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                 | 1                  | 31h       |      |
| 86     | Manufacturer part # (Hyphen)                              | " - "              | 2Dh       |      |
| 87     | Manufacturer part # (Power)                               | С                  | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7                  | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | 5                  | 35h       |      |
| 90     | Manufacturer part # (TBD)                                 | Blank              | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                      | 1                  | 31h       |      |
| 92     | Manufacturer revision code (For component)                | B-die (3rd Gen.)   | 42h       |      |
| 93     | Manufacturing date (Week)                                 | -                  | -         | 3    |
| 94     | Manufacturing date (Year)                                 | -                  | -         | 3    |
| 95~98  | Assembly serial #                                         | -                  | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Undefined          | -         | 5    |
| 126    | Reserved                                                  | 100MHz             | 64h       |      |
| 127    | Reserved                                                  | CLK0, CL-3, ConAP  | 85h       |      |
| 128+   | Unused storage locations                                  | Undefined          | -         | 5    |

**Note:** 1. The row select address is excluded in counting the total # of addresses.

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsung's own purpose.



### M390S6450BT1-C75

•Organization : 64MX72 •Composition : 64MX4 \* 18ea

•Used component part #: K4S560432B-TC75

# of banks in module : 1 Row# of banks in component : 4 banksFeature : 1,700 mil height & double sided

•Refresh : 8K/64ms

| Byte # | Function described                                                      | Function Supported                                        | Hex value | Note |
|--------|-------------------------------------------------------------------------|-----------------------------------------------------------|-----------|------|
|        |                                                                         | -75                                                       | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer            | 128bytes                                                  | 80h       |      |
| 1      | Total # of bytes of SPD memory device                                   | 256bytes (2K-bit)                                         | 08h       |      |
| 2      | Fundamental memory type                                                 | SDRAM                                                     | 04h       |      |
| 3      | # of row address on this assembly                                       | 13                                                        | 0Dh       | 1    |
| 4      | # of column address on this assembly                                    | 11                                                        | 0Bh       | 1    |
| 5      | # of module Rows on this assembly                                       | 1 Row                                                     | 01h       |      |
| 6      | Data width of this assembly                                             | 72 bits                                                   | 48h       |      |
| 7      | Data width of this assembly                                             | -                                                         | 00h       |      |
| 8      | Voltage interface standard of this assembly                             | LVTTL                                                     | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                           | 7.5ns                                                     | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3                          | 5.4ns                                                     | 54h       | 2    |
| 11     | DIMM configuration type                                                 | ECC                                                       | 02h       |      |
| 12     | Refresh rate & type                                                     | 7.8us, support self refresh                               | 82h       |      |
| 13     | Primary SDRAM width                                                     | x4                                                        | 04h       |      |
| 14     | Error checking SDRAM width                                              | x4                                                        | 04h       |      |
| 15     | Minimum clock delay for back-to-back random column address              | tCCD = 1CLK                                               | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported                       | 1, 2, 4, 8 & full page                                    | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device                    | 4 banks                                                   | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                                   | 3                                                         | 04h       |      |
| 19     | SDRAM device attributes : CS latency                                    | 0 CLK                                                     | 01h       |      |
| 20     | SDRAM device attributes : Write latency                                 | 0 CLK                                                     | 01h       |      |
|        | SDRAM module attributes                                                 | Registered/Buffered DQM,                                  |           |      |
| 21     |                                                                         | address & control inputs and                              | 1Fh       |      |
|        |                                                                         | On-card PLL                                               |           |      |
| 00     | ODDAM do incomité de la Constal                                         | +/- 10% voltage tolerance,                                | 051       |      |
| 22     | SDRAM device attributes : General                                       | Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 22     | SDBAM avalatima @CAS latanay of 2                                       | precharge all, auto precharge                             | 00h       | 2    |
| 23     | SDRAM excess time @CAS latency of 2                                     | <u> </u>                                                  | 00h       | 2    |
| 25     | SDRAM access time @CAS latency of 2  SDRAM cycle time @CAS latency of 1 | -                                                         | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                                     | -                                                         | 00h       | 2    |
|        | <u> </u>                                                                | 2000                                                      | 14h       |      |
| 27     | Minimum row precharge time (=tRP)                                       | 20ns                                                      | 0Fh       |      |
| 28     | Minimum row active to row active delay (tRRD)                           | 15ns                                                      |           |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                                        | 20ns                                                      | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                                 | 45ns                                                      | 2Dh       |      |
| 31     | Module Row density                                                      | 1 Row of 512MB                                            | 80h       |      |
| 32     | Command and Address signal input setup time                             | 1.5ns                                                     | 15h       |      |
| 33     | Command and Address signal input hold time                              | 0.8ns                                                     | 08h       |      |
| 34     | Data signal input setup time                                            | 1.5ns                                                     | 15h       |      |



| Byte # | Function described                                        | Function Supported | Hex value | Note |
|--------|-----------------------------------------------------------|--------------------|-----------|------|
|        |                                                           | -75                | -75       | Note |
| 35     | Data signal input hold time                               | 0.8ns              | 08h       |      |
| 36~61  | Superset information (maybe used in future)               | -                  | 00h       |      |
| 62     | SPD data revision code                                    | JEDEC 2            | 02h       |      |
| 63     | Checksum for bytes 0 ~ 62                                 | -                  | 2Ah       |      |
| 64     | Manufacturer JEDEC ID code                                | Samsung            | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                | Samsung            | 00h       |      |
| 72     | Manufacturing location                                    | Onyang Korea       | 01h       |      |
| 73     | Manufacturer part # (Memory module)                       | М                  | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 3                  | 33h       |      |
| 75     | Manufacturer part # (Data bits)                           | Blank              | 20h       |      |
| 76     | Manufacturer part # (Data bits)                           | 9                  | 39h       |      |
| 77     | Manufacturer part # (Data bits)                           | 0                  | 30h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | S                  | 53h       |      |
| 79     | Manufacturer part # (Module depth)                        | 6                  | 36h       |      |
| 80     | Manufacturer part # (Module depth)                        | 4                  | 34h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 5                  | 35h       |      |
| 82     | Manufacturer part # (Composition component)               | 0                  | 30h       |      |
| 83     | Manufacturer part # (Component revision)                  | В                  | 42h       |      |
| 84     | Manufacturer part # (Package type)                        | Т                  | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                 | 1                  | 31h       |      |
| 86     | Manufacturer part # (Hyphen)                              | " _ "              | 2Dh       |      |
| 87     | Manufacturer part # (Power)                               | С                  | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7                  | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | 5                  | 35h       |      |
| 90     | Manufacturer part # (TBD)                                 | Blank              | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                      | 1                  | 31h       |      |
| 92     | Manufacturer revision code (For component)                | B-die (3rd Gen.)   | 42h       |      |
| 93     | Manufacturing date (Week)                                 | -                  | -         | 3    |
| 94     | Manufacturing date (Year)                                 | -                  | -         | 3    |
| 95~98  | Assembly serial #                                         | -                  | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Undefined          | -         | 5    |
| 126    | Reserved                                                  | 100MHz             | 64h       |      |
| 127    | Reserved                                                  | CLK0, CL-3, ConAP  | 85h       |      |
| 128+   | Unused storage locations                                  | Undefined          | -         | 5    |

**Note:** 1. The row select address is excluded in counting the total # of addresses.

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsung's own purpose.



### M390S6453BT1-C75

•Organization : 64MX72 •Composition : 32MX8 \* 18ea

•Used component part #: K4S560832B-TC75

# of banks in module : 2 Rows# of banks in component : 4 banksFeature : 1,700 mil height & double sided

•Refresh : 8K/64ms

| Dista # | Function described                                           | Function Supported                                                                   | Hex value | Note |
|---------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| Byte #  | Function described                                           | -75                                                                                  | -75       | Note |
| 0       | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1       | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2       | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3       | # of row address on this assembly                            | 13                                                                                   | 0Dh       | 1    |
| 4       | # of column address on this assembly                         | 10                                                                                   | 0Ah       | 1    |
| 5       | # of module Rows on this assembly                            | 2 Rows                                                                               | 02h       |      |
| 6       | Data width of this assembly                                  | 72 bits                                                                              | 48h       |      |
| 7       | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8       | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9       | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10      | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11      | DIMM configuration type                                      | ECC                                                                                  | 02h       |      |
| 12      | Refresh rate & type                                          | 7.8us, support self refresh                                                          | 82h       |      |
| 13      | Primary SDRAM width                                          | x8                                                                                   | 08h       |      |
| 14      | Error checking SDRAM width                                   | x8                                                                                   | 08h       |      |
| 15      | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16      | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17      | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18      | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19      | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20      | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21      | SDRAM module attributes                                      | Registered/Buffered DQM,<br>address & control inputs and<br>On-card PLL              | 1Fh       |      |
| 22      | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23      | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24      | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25      | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26      | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27      | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28      | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29      | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30      | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31      | Module Row density                                           | 2 Row of 256MB                                                                       | 40h       |      |
| 32      | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       |      |
| 33      | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       |      |
| 34      | Data signal input setup time                                 | 1.5ns                                                                                | 15h       |      |



| Byte #     | Function described                                        | Function Supported | Hex value | Note |
|------------|-----------------------------------------------------------|--------------------|-----------|------|
| _ <b>,</b> | i dilottori described                                     | -75                | -75       | Note |
| 35         | Data signal input hold time                               | 0.8ns              | 08h       |      |
| 36~61      | Superset information (maybe used in future)               | -                  | 00h       |      |
| 62         | SPD data revision code                                    | JEDEC 2            | 02h       |      |
| 63         | Checksum for bytes 0 ~ 62                                 | -                  | F2h       |      |
| 64         | Manufacturer JEDEC ID code                                | Samsung            | CEh       |      |
| 65~71      | Manufacturer JEDEC ID code                                | Samsung            | 00h       |      |
| 72         | Manufacturing location                                    | Onyang Korea       | 01h       |      |
| 73         | Manufacturer part # (Memory module)                       | M                  | 4Dh       |      |
| 74         | Manufacturer part # (DIMM Configuration)                  | 3                  | 33h       |      |
| 75         | Manufacturer part # (Data bits)                           | Blank              | 20h       |      |
| 76         | Manufacturer part # (Data bits)                           | 9                  | 39h       |      |
| 77         | Manufacturer part # (Data bits)                           | 0                  | 30h       |      |
| 78         | Manufacturer part # (Mode & operating voltage)            | S                  | 53h       |      |
| 79         | Manufacturer part # (Module depth)                        | 6                  | 36h       |      |
| 80         | Manufacturer part # (Module depth)                        | 4                  | 34h       |      |
| 81         | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 5                  | 35h       |      |
| 82         | Manufacturer part # (Composition component)               | 3                  | 33h       |      |
| 83         | Manufacturer part # (Component revision)                  | В                  | 42h       |      |
| 84         | Manufacturer part # (Package type)                        | Т                  | 54h       |      |
| 85         | Manufacturer part # (PCB revision & type)                 | 1                  | 31h       |      |
| 86         | Manufacturer part # (Hyphen)                              | " _ "              | 2Dh       |      |
| 87         | Manufacturer part # (Power)                               | С                  | 43h       |      |
| 88         | Manufacturer part # (Minimum cycle time)                  | 7                  | 37h       |      |
| 89         | Manufacturer part # (Minimum cycle time)                  | 5                  | 35h       |      |
| 90         | Manufacturer part # (TBD)                                 | Blank              | 20h       |      |
| 91         | Manufacturer revision code (For PCB)                      | 1                  | 31h       |      |
| 92         | Manufacturer revision code (For component)                | B-die (3rd Gen.)   | 42h       |      |
| 93         | Manufacturing date (Week)                                 | -                  | -         | 3    |
| 94         | Manufacturing date (Year)                                 | -                  | -         | 3    |
| 95~98      | Assembly serial #                                         | -                  | -         | 4    |
| 99~125     | Manufacturer specific data (may be used in future)        | Undefined          | -         | 5    |
| 126        | Reserved                                                  | 100MHz             | 64h       |      |
| 127        | Reserved                                                  | CLK0, CL-3, ConAP  | 85h       |      |
| 128+       | Unused storage locations                                  | Undefined          | -         | 5    |

**Note:** 1. The row select address is excluded in counting the total # of addresses.

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung ¢s own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsung's own purpose.



### M390S2858BT1-C75

•Organization : 128MX72 •Composition : 128MX4 \* 18ea

•Used component part #: K4S560632B-TC75

# of banks in module : 2 Rows# of banks in component : 4 banksFeature : 1,700 mil height & double sided

•Refresh : 8K/64ms

| Byte #             | Function described                                           | Function Supported                                                                   | Hex value | Note |
|--------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| ⊃y≀ <del>c</del> # | r unction described                                          | -75                                                                                  | -75       | Note |
| 0                  | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1                  | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2                  | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3                  | # of row address on this assembly                            | 13                                                                                   | 0Dh       | 1    |
| 4                  | # of column address on this assembly                         | 11                                                                                   | 0Bh       | 1    |
| 5                  | # of module Rows on this assembly                            | 2 Rows                                                                               | 02h       |      |
| 6                  | Data width of this assembly                                  | 72 bits                                                                              | 48h       |      |
| 7                  | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8                  | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9                  | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10                 | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11                 | DIMM configuration type                                      | ECC                                                                                  | 02h       |      |
| 12                 | Refresh rate & type                                          | 7.8us, support self refresh                                                          | 82h       |      |
| 13                 | Primary SDRAM width                                          | x4                                                                                   | 04h       |      |
| 14                 | Error checking SDRAM width                                   | x4                                                                                   | 04h       |      |
| 15                 | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16                 | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17                 | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18                 | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19                 | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20                 | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21                 | SDRAM module attributes                                      | Registered/Buffered DQM,<br>address & control inputs and<br>On-card PLL              | 1Fh       |      |
| 22                 | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23                 | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24                 | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25                 | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26                 | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27                 | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28                 | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29                 | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30                 | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31                 | Module Row density                                           | 2 Rows of 512MB                                                                      | 80h       |      |
| 32                 | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       |      |
| 33                 | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       |      |
| 34                 | Data signal input setup time                                 | 1.5ns                                                                                | 15h       |      |



| Byte # | Function described                                        | Function Supported | Hex value | Note |
|--------|-----------------------------------------------------------|--------------------|-----------|------|
| 2 y #  | i unotion described                                       | -75                | -75       | Note |
| 35     | Data signal input hold time                               | 0.8ns              | 08h       |      |
| 36~61  | Superset information (maybe used in future)               | -                  | 00h       |      |
| 62     | SPD data revision code                                    | JEDEC 2            | 02h       |      |
| 63     | Checksum for bytes 0 ~ 62                                 | -                  | 2Bh       |      |
| 64     | Manufacturer JEDEC ID code                                | Samsung            | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                | Samsung            | 00h       |      |
| 72     | Manufacturing location                                    | Onyang Korea       | 01h       |      |
| 73     | Manufacturer part # (Memory module)                       | M                  | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 3                  | 33h       |      |
| 75     | Manufacturer part # (Data bits)                           | Blank              | 20h       |      |
| 76     | Manufacturer part # (Data bits)                           | 9                  | 39h       |      |
| 77     | Manufacturer part # (Data bits)                           | 0                  | 30h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | S                  | 53h       |      |
| 79     | Manufacturer part # (Module depth)                        | 2                  | 32h       |      |
| 80     | Manufacturer part # (Module depth)                        | 8                  | 38h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 5                  | 35h       |      |
| 82     | Manufacturer part # (Composition component)               | 8                  | 38h       |      |
| 83     | Manufacturer part # (Component revision)                  | В                  | 42h       |      |
| 84     | Manufacturer part # (Package type)                        | Т                  | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                 | 1                  | 31h       |      |
| 86     | Manufacturer part # (Hyphen)                              | " - "              | 2Dh       |      |
| 87     | Manufacturer part # (Power)                               | С                  | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7                  | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | 5                  | 35h       |      |
| 90     | Manufacturer part # (TBD)                                 | Blank              | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                      | 1                  | 31h       |      |
| 92     | Manufacturer revision code (For component)                | B-die (3rd Gen.)   | 42h       |      |
| 93     | Manufacturing date (Week)                                 | -                  | -         | 3    |
| 94     | Manufacturing date (Year)                                 | -                  | -         | 3    |
| 95~98  | Assembly serial #                                         | -                  | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Undefined          | -         | 5    |
| 126    | Reserved                                                  | 100MHz             | 64h       |      |
| 127    | Reserved                                                  | CLK0, CL-3, ConAP  | 85h       |      |
| 128+   | Unused storage locations                                  | Undefined          | -         | 5    |

Note: 1. The row select address is excluded in counting the total # of addresses.

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsung's own purpose.

