### **Freescale Semiconductor**

**Product Preview** 

Document Number: MC1322x

Rev. 1.0 11/2008

## MC13224V



#### Package Information

Case 1901-01 99-Pin [9.5X9.5X1.2mm]

#### **Ordering Information**

| Device                  | Device Marking | Package |
|-------------------------|----------------|---------|
| MC13224V <sup>1</sup>   | 13224V         | LGA     |
| MC13224VR2 <sup>1</sup> | 13224V         | LGA     |

See Table 1 for more details.

# MC13224V

Advanced ZigBee<sup>™</sup>- Compliant Platform-in-Package (PiP) for the 2.4 GHz IEEE<sup>®</sup> 802.15.4 Standard

### 1 Introduction

The MC13224V is Freescale's third-generation ZigBee platform which incorporate a complete, low power, 2.4 GHz radio frequency transceiver, 32-bit ARM7 core based MCU, hardware acceleration for both the IEEE 802.15.4 MAC and AES security, and a full set of MCU peripherals into a 99-pin LGA Platform-in-Package (PiP).

The MC13224V solution can be used for wireless applications ranging from simple proprietary point-to-point connectivity to complete ZigBee mesh networking. The MC13224V is designed to provide a highly integrated, total solution, with premier processing capabilities and very low power consumption.

The MC13224V MCU resources offer superior processing power for ZigBee applications. A full 32-bit ARM7TDMI-S core operates up to 26 MHz. A 128 Kbyte FLASH memory is mirrored into a 96 Kbyte RAM for upper stack and applications software. In addition, an 80 Kbyte ROM is available for boot software, standardized IEEE 802.15.4 MAC and

#### **Contents**

| 1 | Introduction 1                     |
|---|------------------------------------|
| 2 | Features 4                         |
| 3 | Memory 14                          |
| 4 | MCU Peripherals                    |
| 5 | Pin Assignments and Connections 23 |
| 6 | System Electrical Specification 31 |
| 7 | Developer Environment 43           |
| В | Preliminary Mechanical Diagrams    |
|   | (Case 1901-01, non-JEDEC) 46       |



This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2005, 2006, 2007, 2008. All rights reserved.



communications stack software. A full set of peripherals and Direct Memory Access (DMA) capability for transceiver packet data complement the processor core.

The RF radio interface provides for low cost and the high density as shown in Figure 1. An onboard balun along with a TX/RX switch allows direct connection to a single-ended 50- $\Omega$  antenna. The integrated PA provides programmable output power typically from -30 dBm to +4 dBm, and the RX LNA provides -95 dBm sensitivity. In addition, separate complementary PA outputs allow use of an external PA and/or an external LNA for extended range applications. The device also has onboard bypass capacitors and crystal load capacitors for the smallest footprint in the industry. All components are integrated into the package except the crystal and antenna.



Figure 1. MC13224V RF Radio Interface

In addition to the best-in-class MCU performance and power, the MC13224V also provides best-in-class power savings. Typical transmit or receive current is 20 mA with the CPU at 2 MHz operation and even lower with the bus stealing enabled. Onboard power supply regulation is provided for source voltages from 2.0 Vdc to 3.6 Vdc, and the source voltage can be as low as a regulated 1.8 Vdc if the non-volatile memory is powered directly from the source. Numerous low current modes are available to maximize battery life including sleep or restricted performance operation.

Applications include, but are not limited to, the following:

- Residential and commercial automation
  - Lighting control
  - Security
  - Access control
  - Heating, ventilation, air-conditioning (HVAC)
  - Automated meter reading (AMR)

- Industrial Control
  - Asset tracking and monitoring
  - Homeland security
  - Process management
  - Environmental monitoring and control
  - HVAC
  - Automated meter reading
- Health Care
  - Patient monitoring
  - Fitness monitoring
- Consumer
  - Remote control
  - Entertainment systems
  - Cellular phone attach

# 1.1 Ordering Information

Table 1 provides additional details about the MC13224V

**Table 1. Orderable Parts Details** 

| Device     | Operating<br>Temp Range<br>(TA.) | Package           | Memory<br>Options                     | Description                                            |
|------------|----------------------------------|-------------------|---------------------------------------|--------------------------------------------------------|
| MC13224V   | -40° to 105° C                   | LGA               | · · · · · · · · · · · · · · · · · · · | Intended for 802.15.4 Standard compliant applications, |
| MC13224VR2 | -40° to 105° C                   | LGA Tape and Reel | 120KB Flash                           | Freescale 802.15.4 MAC, and Freescale BeeStack™.       |

### 2 Features

This section provides a simplified block diagram and highlights MC13224V features.

### 2.1 Block Diagram

Figure 2 shows a simplified block diagram of the MC13224V.



Figure 2. MC13224V Simplified Block Diagram

### 2.2 Features Summary

- IEEE 802.15.4 standard compliant on-chip transceiver/modem
  - 2.4 GHz ISM Band operation
  - 16 selectable channels
  - Programmable transmitter output power (-30 dBm to +4 dBm typical)
  - World-class receiver sensitivity
    - < -96 dBm typical receiver sensitivity using DCD mode (<1% PER, 20-byte packets)</li>
    - < -100 dBm typical receiver sensitivity using NCD mode (<1% PER, 20-byte packets)</li>

- Hardware acceleration for IEEE 802.15.4 applications
  - MAC accelerator (sequencer and DMA interface)
  - Advanced encryption/decryption hardware engine (AES 128-bit)
- Supports standard IEEE 802.15.4 signaling with 250 kbps data rate
- 32-bit ARM7TDMI-S CPU core with programmable performance up to 26 MHz (24 MHz typical)
- Extensive on-board memory resources
  - 128 Kbyte serial FLASH memory (will be mirrored into RAM)
  - 96 Kbyte SRAM
  - 80 Kbyte ROM
- Best-in-class power dissipation
  - 22mA typical RX current draw (DCD mode) with radio and MCU active
  - 29mA typical TX current draw with radio and MCU active (coin cell capable)
  - 3.3mA typical current draw with MCU active (radio off)
  - 0.8mA typical current with MCU idle (radio off)
  - 0.8µA typical Hibernate current (retain 8 Kbyte SRAM contents)
  - 0.3μA maximum Off current (device in reset)
- Extensive sleep mode control and variation
  - Hibernate and Doze low power modes
  - Programmable degree of power down
  - Clock management
  - Onboard 2 kHz oscillator for wake-up timer.
  - Optional 32.768 kHz crystal oscillator for accurate real-time sleep mode timing and wake-up with a possible sleep period greater than 36.4 hours
  - Wake-up through programmable timer, external real-time interrupts, or ADC timer
- Extensive MCU peripherals set
  - Dedicated 802.15.4 modem/radio interface module (RIF)
  - Dedicated NVM SPI interface for managing FLASH memory
  - Two dedicated UART modules capable of 2 Mbps with CTS/RTS support
  - SPI port with programmable master and slave operation
  - 8-pin keyboard interface (KBI) supports up to a 4x4 matrix. Also, provides up to four asynchronous interrupt inputs for wake-up
  - Two 12-bit analog-to-digital converters (ADCs) share 8 input channels
  - Four independent 16-bit timers with PWM capability. These can cascade in combinations up to 64-bit operation
  - Inter-integrated circuit (I<sup>2</sup>C) interface
  - Synchronous Serial Interface (SSI) with I<sup>2</sup>S and SPI capability and FIFO data buffering
  - Up to 64 programmable I/O shared by peripherals and GPIO
- Powerful In-circuit debug and FLASH programming available via on-chip debug ports

- JTAG debug port
- Nexus extended feature debug port
- System protection features
  - Low battery detect
  - Watchdog timer (COP)
  - Sleep mode timer
- Low external component count
  - Only antenna needed for single-ended 50- $\Omega$  RF interface (balun in package)
  - Only a single crystal is required for the main oscillator; programmable crystal load capacitors are on-chip
  - All bypass capacitors in package
- Supports single crystal reference clock source (typical 24 MHz crystal with 13 26 MHz usable) with on-chip programmable crystal load capacitance or external frequency source. Also provides onboard 2 kHz oscillator for wake-up timing or an optional 32.768 kHz crystal for accurate low power timing.
- 2.0V to 3.6V operating voltage with on-chip voltage regulators; down to 1.8V with off-chip regulation
- Optional buck converter for better battery life.
- -40°C to +105°C temperature range
- RoHS-compliant 9.5mm x 9.5mm x 1.2mm 99-pin LGA package

# 2.3 High Density, Low Component Count, Integrated IEEE 802.15.4 Solution

The MC13224V is more than a high performance, low power platform-in-a-package IEEE 802.15.4 solution. Not only are the transceiver (radio) and MCU on an SoC, the packaged solution contains a 128 Kbyte serial FLASH memory, onboard bypass capacitors for critical nodes, and RF components that present a single-ended 50- $\Omega$  interface for an external antenna. The radio is a full differential design with an on-chip transmit/receive (TX/RX) switch, and the PiP also has an onboard balun for differential to singled-ended conversion. On-chip RF matching is also provided to present the proper impedance to the antenna.

To further simplify the application, single crystal operation (optimized for 24 MHz) is supported for full radio and MCU operation. If the default 24 MHz crystal is not used, the device supports 13-26 MHz crystals also. The load capacitance to the crystal oscillator is supplied on-chip to eliminate the need for the otherwise required external capacitors.

### 2.4 Integrated IEEE 802.15.4 Transceiver (Radio and Modem)

The MC13224V IEEE 802.15.4 fully-compliant transceiver provides a complete 2.4 GHz radio with 250 kbps Offset-Quadrature Phase Shift Keying (O-QPSK) data in 5.0 MHz channels and full spread-spectrum encode and decode. The modem supports transmit, receive, clear channel assessment (CCA), Energy Detect (ED), and Link Quality Indication (LQI) as required by the 802.15.4 Standard.

### 2.4.1 RF Interface and Usage

The MC13224V RF interface provides for a single-ended,  $50-\Omega$  port that connects directly to an antenna. There is an onboard balun that converts the single-ended interface to a full differential, bi-directional, on-chip interface with transmit/receive switch, LNA, and complementary PA outputs. The required port impedance matching is also onboard. This combination allows for a very small footprint and a very low cost RF solution.

The receiver demodulator includes a module called the Differential Chip Detector which has two modes of operation:

- Non-coherent Detection (NCD) with automatic frequency control (AFC)
- Non-coherent Differential Chip Detection (DCD) without AFC

The IEEE 802.15.4 standard allows a maximum clock drift of  $\pm 40$  ppm (which equals  $\pm 80$  ppm station-to-station). The MC13224V 802.15.4 demodulator includes two different methods of operating in the presence of such large frequency errors:

NCD Mode Provides an increased ~3.5 dB of sensitivity. However, the addition of the AFC

increases the demodulator current drain about 3-4 mA.

DCD Mode RX performance loses ~3.5 dB of sensitivity.

For longer range applications where external amplification may be desired (LNA and/or PA), additional ports are provided for secondary complementary PA outputs. These can be used as a separate PA interface while the single-ended port through the balun is used as an input only. Also, four control pins and a regulated 20mA voltage source are provided to control external components and supply power to the PA outputs.

The RF Interface functionality can be summarized as follows:

- Programmable output power 0 dBm nominal output power, programmable from -30 to +4 dBm
- Receive sensitivity (at 1% PER, 20-byte packet) -
  - < -96 dBm (typical) DCD receive (well above IEEE 802.15.4 specification of -85 dBm)
  - < -100 dBm (typical) NCD receive (higher current)
- Single-ended 50- $\Omega$  antenna port Uses integrated transmit/receive (T/R) switch, LNA, and onboard balun. Impedance matching onboard.
- Maximum flexibility The optional single-ended port becomes RF input only and a separate set
  of full differential PA outputs are provided. Separate input and outputs allow for a variety of RF
  configurations including external LNA and PA for increased range
- Four control signals for external RF components such as a LNA or PA
- Regulated voltage source for PA biasing and powering external components

#### 2.4.2 **Modem**

The modem supports the full requirement of the IEEE 802.15.4 Standard to transmit and receive data packets. In additional, the mechanism is present to measure received signal level to provide CCA, ED, and LQI as required by the 802.15.4 Standard.

### 2.5 High Performance, Low Power 32-Bit ARM7 Processor

- The ARM7TDMI-S processor is a member of the 32-bit ARM family of general-purpose 32-bit microprocessors that offers high performance with very low-power consumption
- A three stage instruction pipeline (fetch, decode, execute) increases the speed of the flow of instructions to the processor
- Data access can be 8-bit bytes, 16-bit half words, or 32-bit words. Words must be aligned to 4-byte boundaries. Half words must be aligned to 2-byte boundaries
- The ARM7TDMI-S processor supports two instruction sets, the 32-bit ARM instruction set and the 16-bit Thumb instruction set. The Thumb mode incorporates 16-bit instructions for higher code density while retaining all the benefits of a 32-bit architecture, such as the full 32-bit registers, 32-bit operations, and 32-bit memory transfer. The use of the instruction sets can be intermixed for maximizing performance while retaining higher code density



Figure 3. ARM7TDMI-S 32-Bit CPU Core

MC13224V Product Preview, Rev. 1.0

### 2.6 Low Power Operation and Power Management

The MC13224V is inherently a very low power device, but it also has extensive power management and an onboard buck regulator option to maximize battery life.

#### 2.6.1 Operating Current

The MC13224V operating currents are a function of operating mode. There are two basic low power modes of Hibernate and Doze, and both have options of how much RAM contents are retained. The difference between Hibernate and Doze is that Doze mode keeps the primary reference oscillator running.

Highest operating current is when the radio is active for transmit or receive. Refer to Section 6.4, "Supply Current Characteristics" for more details and specifications.

#### 2.6.2 Power Management

The MC13224V power management is controlled through the Clock and Reset Module (CRM). The CRM is a dedicated module to handle MCU clock, reset, and power management functions which includes control of the power regulators. All these functions have impact on attaining lowest power.

#### 2.6.2.1 CRM Features

The CRM features include:

- Control of system reset
- Control clock gating for power savings
- Sleep mode (Hibernate and Doze) management
  - Degree of chip power down
  - Retention of programmed parameters
  - Programmable retention of RAM contents
  - Clock management
- Wake-up management
  - Graceful power-up
  - Clock management
  - Wake-up via programmable timer or external interrupts.
- Wake-up timer
  - Hibernate mode based on onboard 2 kHz oscillator or optional 32.768 kHz crystal oscillator
  - Doze mode based on main reference oscillator, typically 24 MHz
- Controls reference clocks based on default 24 MHz crystal oscillator or optional 13-26 MHz oscillator with PLL (external filter) for 24 MHz frequency synthesis.
- MCU watchdog timer (COP)
- Software initiated reset
- Management control of onboard linear regulators and optional buck regulator

#### 2.6.2.2 CRM Operation

The CRM has primary control of the entire system:

- Reset and power up After release of the hardware RESETB signal, the CRM will perform a power up sequence of the MCU. The linear regulators and clock sources are managed for a graceful start-up of the MCU and its resources. The radio is not powered until needed
- Normal operation of MCU The clock management of the MCU and its resources are controlled by the CRM. The processor clock is programmable from low frequencies up to the maximum reference frequency (13-26 MHz optional w/24 MHz standard) to allow the application to trade-off processing speed versus power savings
- Sleep modes and recovery There are two sleep modes of Hibernate and Doze. The primary difference is that Doze mode keeps the reference oscillator running. Both modes can retain critical programmed parameters and have selectable sizes of RAM retention. Hibernate has lowest power, but Doze allows high accuracy sleep timing. The CRM manages the recovery from low power, similar to power-up from reset, providing regulator and clock management.
  - Wake-up can be based on external interrupts through 4 KBI inputs
  - Wake-up can be from internal interrupts
  - Wake-up can be based on an RTI (wake-up) timer.
- The RTI timer has two possible frequency sources that provide a very low power wake-up option from sleep
  - One option is an onboard, low accuracy 2 kHz oscillator
  - A second option is to add an external 32.768 kHz crystal for the RTI clock source
  - A 32-bit timer allows greater than a 36.4 hour wake-up delay with the 32.768 crystal oscillator
- Other features of the CRM:
  - An optional COP watchdog timer to monitor CPU program activity
  - A programmable software reset

### 2.6.3 Optional Buck Regulator

For battery based applications, an optional buck regulator is provided to maximize battery life. Figure 4 shows the configuration of the buck regulator versus the normal connection. An onboard MOSFET is used as a switch with an external 100µH inductor and 10µF capacitor when the buck regulator is enabled.

The buck regulator drops the higher battery voltage to 1.8 - 2.0 Vdc that is applied to the onboard linear regulators. This allows lower net current from the battery to maximize the life of the battery.



Figure 4. Optional Buck Regulator

### 2.6.4 Battery Detect

An optional feature of the ADC module is battery voltage detect. Programmable thresholds are provided for an ADC analog sample channel to monitor the battery high voltage and battery low voltage. This feature can be used as a trigger to provide low battery indication, protection for data that may be lost due to end-of-life for the battery, monitoring charging, and controlling buck regulator operation.

#### 2.7 IEEE 802.15.4 Acceleration Hardware

The MC13224V provides acceleration hardware for IEEE 802.15.4 applications and this hardware includes 802.15.4 MAC acceleration and AES encryption/decryption.

### 2.7.1 802.15.4 MAC Accelerator (MACA) Overview

The MC13224V contains a hardware block that provides a low-level MAC and PHY link controller, which together with software running on the ARM core, implements the baseband protocols and other low-level link routine control and link control. Components of the MACA include a sequencer/controller (with timers), TX and RX packet buffers, DMA block, frame check sequence (FCS) generator/checker, and control registers. Figure 5 shows a MACA simplified block diagram.

As part of the 802.15.4 protocol, packets are generated and transmitted, packets are received and verified, and channel energy is measured via a clear channel assessment (CCA). Also, combinations or sequences of events are required as part of the protocol such as an ACK response following a received packet. The MACA facilitates these activities via control of the transceiver and off loads the functions from the CPU. A dedicated DMA function moves data between the MACA buffers and RAM on a cycle steal basis and does not require intervention from the CPU.

The MACA is responsible for construction of packets for TX including FCS, and for parsing the received packets. The MACA will also handle ACKs and TxPoll sequences independent of the ARM processor. During TX the MACA will construct the entire packet. This includes preamble and SFD (start of frame delimiter). During receive, the modem will recognize preamble and SFD, then the MACA will begin receiving the packet with the first bit of frame length, and finally, will check the FCS.



Figure 5. MAC Accelerator Simplified Block Diagram

#### NOTE

The radio can receive packets of either mode without prior indication of the incoming packet mode.

#### 2.7.1.1 MACA Features

In order to reduce CPU load, the MACA module has embedded features for controlling parts of the IEEE 802.15.4 PHY and MAC layer requirements. The MACA core features include:

- Sequence Manager sequences / auto sequences
  - RX only
  - TX only
  - Automatic acknowledgment frame reception on transmitted packets
  - Automatic acknowledgment frame transmission on received packets
  - Auto-RX for continuous reception as coordinator
  - Auto sequence for transmitted MAC data.request
  - Assist for efficient response to MAC data.request
  - Embedded channel assessment in sequence
  - Support for sequences with slotted mode access
  - Timer triggered and immediately executed actions
  - Support for extended RX for reception in random backoff and battery life extension
  - Support for promiscuous mode
- Programmable auto sequence timing Each CCA, RX, or TX event is an independent operation. The radio gets through a power-up or "warm-up" sequence for each operation (including VCO), and there is also a power-down or "warm-down" time. Sequences are combinations of radio operations and are highly configurable.
  - RX warm-up is 72 μs
  - TX warm-up is 92 μs

- Turnaround times
  - The IEEE 802.15.4 Standard requires a TX-to-RX or a RX-to-TX turnaround time to be less than or equal to 12 symbols times (192 μs).
  - Best practice for maximum station-to-station performance is to minimize TX-to-RX turnaround time and to maximize (within spec) RX-to-TX turnaround time.
  - Auto sequences should use recommended turnaround times of:
    - a) 11 symbols times (176 µs) RX-to-TX
    - b) 96 μs TX-to-RX.
- Dedicated DMA for transfer of TX/RX data from/to RAM (minimum bus clock of 2 MHz for 802.15.4 modem operation)
- Maskable, event-driven interrupt generation
- Address header filtering for received packets. A promiscuous mode allows bypass of the filtering for monitoring network traffic
- · Packet manager
  - Handles preamble data
  - Handles frame check sequence (FCS) a.k.a CRC
  - Embedded header filter for received packets
- Beacon Support Mode
- Control/status registers mapped into CPU memory map
- 32-Bit random number generator Runs at the bus clock rate, a 32-bit Linear Feedback Shift Register (LFSR) can be set with a seed value and uses a 32-bit primitive polynomial. A 32-bit random number is fetched with every read of the proper control register

### 2.7.2 Advanced Security Module (ASM)

The IEEE 802.15.4 Standard and the ZigBee Standard both provide for optional use of data encryption. The ASM engine is a hardware block that accelerates encryption/decryption using the Advanced Encryption Standard (AES). The engine can perform "Counter" (CTR) and Cipher Block Chaining (CBC) encryption. The combination of these two modes of encryption are known as CCM mode encryption. CCM is short for Counter with CBC-MAC. CCM is a generic authenticate and encrypt block cipher mode. CCM is only defined for use with 128 bit block ciphers, such as AES. The definition of CCM mode encryption is documented in the NIST publication SP800-38C.

The ASM has the following features:

- 32-Bit wide bus interface
- CTR encryption in 13 clock cycles
- CBC encryption in 13 clock cycles
- Encrypts 128 bits as a unit
- The 128-bit registers are aligned on quad word boundaries (16 byte)
- Self-test mode
- Maskable "action complete" interrupt

# 3 Memory

The MC13224V memory resources consist of RAM, ROM, and serial FLASH.

#### 3.1 RAM and ROM

The RAM and ROM features include:

- 96 Kbytes RAM.
  - RAM0: 8 Kbytes, 2 Kwords (2048 x 32 bits)
  - RAM1: 24 Kbytes, 6 Kwords (6144 x 32 bits)
  - RAM2: 32 Kbytes, 8 Kwords (8192 x 32 bits)
  - RAM3: 32 Kbytes, 8 Kwords (8192 x 32 bits)
- All read or write accesses require a minimum of two system clock cycles
- Stall signal generated for read after write cycles
- Clock is enabled only on the accessed memory device for low power consumption
- RAMs have been divided to allow for power savings. While sleeping, the above RAM blocks can be turned off (combinations include 8, 32, 64, and 96 Kbytes active) and the RAM remainder can be placed in a low voltage mode for data retention. If more RAMs are turned on, then less battery life will be achieved. Depending on the amount of RAM powered during sleep, the boot time may be longer with less RAM as the non-powered RAM must be reloaded from FLASH.
- 80 Kbytes ROM
  - 20 Kwords (20480 x 32 bits)
  - Initially contains bootstrap code, 802.15.4 MAC (no security), UART driver, and SPI driver. The MAC software builds on the lower level hardware capability of the transceiver and MACA. All code except the bootstrap is "patchable".
  - Can be extended later to communications stack software and NVM services (erase, program, and read routines)

### 3.2 Serial FLASH (NVM)

The MC13224V also contains a 128 Kbyte serial FLASH memory that can be mirrored into the 96 Kbyte RAM. The serial FLASH is accessed via an internal dedicated SPI module (SPIF). The FLASH erase, program, and read capability are programmed through the SPIF port. The FLASH is accessed at boot time to load/initialize RAM. All actual CPU program and data access is from RAM or ROM.

# 4 MCU Peripherals

The MC13224V has a rich set of MCU peripherals. Figure 6 shows the peripheral modules.



Figure 6. MCU Peripherals

### 4.1 Parallel IO (GPIO)

The parallel I/O features include:

- A total of 64 general-purpose I/O pins
- Individual control (direction and output state) for each pin when in GPIO mode
- Pad hysteresis enables
- Software-controlled pull-ups/pull-downs on each input pin
- When not used as GPIO, the IO provide alternative functions
  - Debug ports for JTAG (four signals) and Nexus (fourteen signals) modules
  - Four control signals for external RF components such as an LNA, PA, and antenna switch
  - Eight analog inputs for ADC input channels
  - Four signals for ADC reference voltages
  - Eight signals for UART1 and UART2
  - Two I<sup>2</sup>C signals
  - Four timer block signals
  - Four SPI block signals
  - Four SSI block signals
  - Eight KBI signals
- Eight KBI pins are kept alive during Hibernate or Doze. Four KBI are output and four are inputs. The input can be used as wake-up interrupts

### 4.2 Keyboard Interface (KBI)

The MC13224V designates 8 pins (KBI\_0 to KBI\_7) as a keyboard interface, where four of these signals typically are outputs and four are inputs (KBI\_4 to KBI\_7) that support interrupts. These 8 pins could typically be used as a matrix interface to support up to 16 switches or buttons, such as a keypad. These signals can also be used as general purpose IO if a keyboard is not present.

During Hibernate or Doze, the KBI are unique in that they are kept alive. Four KBI are outputs and four KBI are inputs. The inputs can be enabled as asynchronous interrupts to wake-up the MC13224V from the sleep mode.

### 4.3 Timer (TMR) Module

The MC13224V provides a timer module (TMR) that contains four identical counter/timer groups. Each group is capable of many variants of input capture, output compare and pulse-width modulation. The wide range of operational modes is useful for many control and sensor applications.

Figure 7 shows a block diagram of an individual timer group.



Figure 7. Timer Group Block Diagram

Each 16-bit counter/timer group contains a prescaler, a counter, a load register, a hold register, a capture register, two compare registers, and status and control registers.

- Load Register Provides the initialization value to the counter when the counter's terminal value has been reached
- Hold Register Captures the counter's value when other counters are being read. This feature supports the reading of cascaded counters
- Capture Register Enables an external signal to take a snap shot of the counter's current value
- COMP1 and COMP2 Registers Provides the values to which the counter is compared. If a match
  occurs, the OFLAG signal can be set, cleared, or toggled. At match time, an interrupt is generated
  (if enabled), and the new compare value is loaded into the COMP1 or COMP2 registers from
  CMPLD1 and CMPLD2 if enabled
- The Prescaler provides different time bases useful for clocking the counter/timer

- The Counter provides the ability to count internal or external events
- Control and Status Registers Provides operational mode control of the counter, status, clock source control, interrupt control, and external interface control

Four GPIO pins (TMR0 -TMR3) are programmable and can be used with any counter/timer group.

The TMR module feature include:

- Four 16-bit counters/timers groups
- Up/down count
- Counters are cascadable for up to 64 bit delay counter
- Programmable count modulo.
- Peripheral reference clock equates to reference oscillator frequency
- External clock max count rate equals peripheral clock divided by 2
- Internal clock max count rate equals peripheral clock.
- Count once or repeatedly
- Counters are preloadable
- Compare registers are preloadable
- Counters share available four GPIO pins (programmable as inputs or outputs and programmable for falling or rising edge)
- Separate prescaler for each counter
- Each counter has capture and compare capability
- Optional input glitch filter
- Functional modes include stop, count, edge-count, gated-count, quadrature-count, signed-count, triggered-count, one-shot, cascade-count, pulse-output, fixed frequency PWM, and variable-frequency PWM

#### 4.4 UART Modules

The MC13224V has two universal asynchronous receiver/transmitter (UART) modules. Each UART has an independent fractional divider, baud rate generator that is clocked by the peripheral bus clock (typically 24 MHz) which enables a broad range of baud rates up to 1,843.2 kbaud. Transmit and receive use a common baud rate for each module.

Each UART provides the following features:

- 8-bit only data
- One or two stop bits
- Programmable parity (even, odd, and none)
- Four-wire serial interface (RXD, TXD, RTS, and CTS)
- Hardware flow control support for RTS and CTS signals
- 32-byte receive FIFO and 32-byte transmit FIFO
- Programmable sense for RTS/CTS pins (high true/low true)

- Status flags for various flow control and FIFO states
- Receiver detects framing errors, start bit error, break characters, parity errors, and overrun errors.
- Voting logic for improved noise immunity (16X/8X oversampling)
- Maskable interrupt request
- Time-out counter, which times out after eight non-present characters
- Receiver and transmitter enable/disable
- Low-power modes
- Baud rate generator to provide any multiple-of-2 baud rate between 1.2 kbaud and 1,843.2 kbaud

# 4.5 Inter-Integrated Circuit (I<sup>2</sup>C) Module

The MC13224V provides an Inter-Integrated Circuit ( $I^2C$ ) module for the  $I^2C$  which is a two-wire, serial data (SDA) and serial clock (SCL), bidirectional serial bus. The  $I^2C$  allows for data exchange between the MC13224V and other devices such as MCUs, serial EEPROM, serial ADC and DAC devices, and LCDs. The  $I^2C$  minimizes interconnections between devices and is a synchronous, multi-master bus that allows additional devices to be connected and still handle system expansion and development. The bus includes collision detection and arbitration to prevent data corruption if two or more masters attempt to simultaneously control the  $I^2C$ .

The I<sup>2</sup>C module is driven by the peripheral bus clock (typically 24 MHz) and the SCL bit clock is generated from a prescaler. The prescaler divide ratio can be programmed from 61,440 to 160 (decimal) which gives a maximum bit clock of 150 kbps.

The I<sup>2</sup>C module supports the following features:

- Two-wire (SDA and SCL) interface
- Multi-master operation
- Master or slave mode
- Arbitration lost interrupt with automatic mode switching from master to slave
- Calling address identification interrupt
- START and STOP signal generation/detection
- Acknowledge bit generation/detection
- Bus busy detection
- Software-programmable bit clock frequency up to 150 kbps
- Software-selectable acknowledge bit
- On-chip filtering for spikes on the bus

### 4.6 Serial Peripheral Interface (SPI) Modules

The MC13224V has two SPI modules that use a common architecture

19

#### 4.6.1 External SPI Module

The MC13224V offers a dedicated Serial Peripheral Interface (SPI) module for external use. The SPI is a high-speed synchronous serial data input/output port used for interfacing with serial memories, peripheral devices, or other processors. The SPI allows a serial bit stream of a programmed length (1 to 32 bits) to be shifted simultaneously into and out of the device at a programmed bit-transfer rate (called 4-wire mode). There are four pins associated with the SPI port (SPI\_SCK, SPI\_MOSI, SPI\_MISO, and SPI\_SS).

The SPI module can be programmed for master or slave operation. It also supports a 3-wire mode where for master mode the MOSI becomes MOMI, a bidirectional data pin, and for slave mode the MISO becomes SISO, a bidirectional data pin. In 3-wire mode, data is only transferred in one direction at a time.

The SPI bit clock is derived from the peripheral reference clock (typically 24 MHz with a maximum of 26 MHz). A prescaler divides the peripheral reference clock with a programmed divide ratio from 2 to 256. Typical bit clock range will be from 12 MHz to 93.75 kHz.

The SPI has the following features:

- Master or slave mode operation
- Data buffer is 4 bytes (32 bits) in length
- SPI transfer length programmable from 1 to 32 bits
- MSB-first shifting
- Programmable transmit bit rate (typically 12 MHz max)
- Serial clock phase and polarity options
- Full-duplex (4-wire) or bidirectional data (3-wire) operation
- SPI transaction can be polled or interrupt driven
- Slave select signal
- Low Power (SPI Master uses gated clocks. SPI Slave clock derived completely from SPI\_SCK.)

### 4.6.2 SPI FLASH Module (SPIF)

The SPIF is an internal SPI block dedicated to control, reading, and writing of the serial FLASH memory (NVM). It uses the same architecture as the general SPI block, but will be limited by the characteristics of the FLASH SPI interface.

### 4.7 Synchronous Serial Interface (SSI) Module

The MC13224V provides a versatile Synchronous Serial Interface (SSI) which is a full-duplex, serial port that allows communication with a variety of serial devices. These serial devices can be digital signal processors (DSPs), MCUs, peripherals, popular industry audio CODECs, and devices that implement the Inter-Integrated Circuit sound bus standard (I<sup>2</sup>S).

The SSI typically transfers samples in a periodic manner and it consists of independent transmitter and receiver sections with common clock generation and frame synchronization. The external signals include the bit clock (SSI\_BITCK), frame sync (SSI\_FSYN), RX data (SSI\_RX), and TX data (SSI\_TX). The SSI has the following basic operating modes all with synchronous protocol:

- Normal mode The simplest SSI mode transfers data in one time slot per frame
- Network mode Creates a Time Division Multiplexed (TDM) network, such as a TDM CODEC network or a network of DSPs
- Gated Clock mode Connects to SPI-type interfaces on MCUs or external peripheral chips

With its multi-modes, the SSI can be programmed for two very useful functions:

- A second SPI port augmenting the MC13224V SPI module
- I<sup>2</sup>S interface the SSI is capable of generating the required clock frequencies and data format to drive a serial stereo audio DAC

#### The SSI includes the following features:

- Synchronous transmit and receive sections with shared internal/external clocks and frame syncs, operating in Master or Slave mode.
- Normal mode operation using frame sync
- Network mode operation allowing multiple devices to share the port with as many as thirty-two time slots
- Gated Clock mode operation requiring no frame sync
- SSI clock source is Peripheral Clock (typically 24 MHz); maximum SSI transfer rate is 6.0 MHz
- Separate Transmit and Receive FIFOs. Each of which is 8x24 bits
- Programmable data interface modes including I<sup>2</sup>S, LSB, MSB aligned
- Programmable word length (8, 10, 12, 16, 18, 20, 22 or 24 bits)
- Program options for frame sync and clock generation
- Programmable I<sup>2</sup>S modes (Master, Slave)
- Programmable internal clock divider
- Time Slot Mask Registers for reduced CPU overhead (for Tx and Rx both)
- SSI power-down feature

#### 4.8 **Analog-to-Digital Converter (ADC) Module**

The MC13224V ADC module provides two 12-bit analog-to-digital converters (ADC 1 and ADC 2) with eight external channels (ADC7 - ADC0) that can be multiplexed to either ADC. ADC 1 can also sample a battery reference voltage for monitoring purposes. External pins (ADC2\_VREFH, ADC2\_VREFL, ADC1 VREFH, and ADC1 VREFL) are provided for independent ADC reference voltages. The minimum sample time is 20 µs. Figure 8 shows a block diagram of the ADC module.

Each ADC can be programmed to scan multiple selected channels on a timed basis. The primary clock to the ADC module is the peripheral reference clock (typically 24 MHz). For the time period between scan sequences, the primary clock is first divided by an 8-bit prescale (1-255), and the derived clock drives both the 32-bit delay timer and the ADC sequencer. Each ADC has its own delay timer and sequencer.

Once a scan sequence has been initiated, all selected channels can be sampled. Registers are provided to define thresholds that can be enabled for the sampled channels. A threshold can be assigned to a specific channel and can be programmed to be a less-than or greater-than threshold. Multiple thresholds can be

MC13224V Product Preview, Rev. 1.0 Freescale Semiconductor 21 assigned to a single channel. Warm-up of the analog portion of the ADC circuitry is provided for power management, and a separate 300 kHz ADC clock must be programmed via its own divider.

The battery monitor has two (2) dedicated threshold registers to set the high and low limits of the battery sample channel.

Sample values are stored in a 8x16-bit FIFO. The FIFO accumulates samples from both ADCs, and the 12-bit sample value and a 4-bit channel tag are saved for each sample. The FIFO is read by the CPU from a register address.

The module can be programmed to interrupt the processor based on the timed sample activity. Sample activity, sequencer activity, or FIFO "fullness" can all be enabled to generate an interrupt.

The ADCs can also be overridden to sample on command as opposed to sequencer, time-based activity.



Figure 8. ADC Module Block Diagram

The ADC module has the following features:

- 12 bit resolution. Effective number of bits 10.5
- Valid usable input voltage range: [Vref\_high-0.2V] to [Vref\_low+0.2V]
- Maximum input range: VBATT to VSS
- Integral non-linearity 0.25 bit
- Differential non-linearity 0.5 bit
- Minimum sample time 20us
- Peripheral Clock (set by CRM) uses an 8-bit prescaler to provide the time base for the module

- Two independent channels, each with a 32-bit timer
- ADC\_1 has 9 channels: 8 external analog inputs plus battery reference voltage
- ADC\_2 has 8 channels: 8 external analog inputs
- Active channels for each ADC are programmable
- Eight active monitors plus battery reference monitors can generate a IRQ
- An 8-deep FIFO for recording data
- IRQs can be generated by the channel compare values, FIFO status, and sequencers

# 5 Pin Assignments and Connections



#### Notes:

- 1. Only active substrate bottom pads are shown.
- 2. Additional substrate pads (see mechanical drawings) are no connect and are for mechanical attach only.

23

Figure 9. MC13224V Pinout (Top View; active bottom pads shown)

### 5.1 Pin Definitions

Table 2 details the MC13224V pinout and functionality.

**Table 2. Pin Function Description** 

| Pin# | Pin Name  | Туре                                       | Description <sup>1</sup>                              | Functionality                                                                                                                       |
|------|-----------|--------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1    | ADC0      | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 0 / GPIO30                   | ADC sample channel can be used by either ADC_1 or ADC_2.                                                                            |
| 2    | ADC1      | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 1/<br>GPIO31                 | ADC sample channel can be used by either ADC_1 or ADC_2.                                                                            |
| 3    | ADC2      | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 2/<br>GPIO32                 | ADC sample channel can be used by either ADC_1 or ADC_2.                                                                            |
| 4    | ADC3      | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 3/<br>GPIO33                 | ADC sample channel can be used by either ADC_1 or ADC_2.                                                                            |
| 5    | ADC4      | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 4/<br>GPIO34                 | ADC sample channel can be used by either ADC_1 or ADC_2.                                                                            |
| 6    | ADC5      | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 5/<br>GPIO35                 | ADC sample channel can be used by either ADC_1 or ADC_2.                                                                            |
| 7    | ADC6      | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 6/<br>GPIO36                 | ADC sample channel can be used by either ADC_1 or ADC_2.                                                                            |
| 8    | ADC7_RTCK | Analog Input<br>or Digital<br>Input/Output | ADC analog input Channel 7 /<br>ReTurn ClocK / GPIO37 | ADC sample channel can be used by either ADC_1 or ADC_2. Alternately, the signal returns TCK for JTAG to support adaptive clocking. |
| 9    | TDO       | Digital<br>Input/Output                    | JTAG Test Data Output /<br>GPIO49                     | JTAG debug port serial data output.                                                                                                 |
| 10   | TDI       | Digital<br>Input/Output                    | JTAG Test Data Input / GPIO48                         | JTAG debug port serial data input.                                                                                                  |
| 11   | тск       | Digital<br>Input/Output                    | JTAG Test Clock Input / GPIO47                        | JTAG debug port clock input.                                                                                                        |
| 12   | TMS       | Digital<br>Input/Output                    | JTAG Test Mode Select Input / GPIO46                  | JTAG debug port test mode select input.                                                                                             |
| 13   | UART2_RTS | Digital<br>Input/Output                    | UART2 Request to Send input / GPIO21                  | UART2 RTS control input.                                                                                                            |
| 14   | UART2_CTS | Digital<br>Input/Output                    | UART2 Clear to Send output / GPIO20                   | UART2 CTS control output.                                                                                                           |
| 15   | UART2_RX  | Digital<br>Input/Output                    | UART2 RX data input / GPIO19                          | UART2 receive data input.                                                                                                           |

**Table 2. Pin Function Description (continued)** 

| Pin # | Pin Name  | Туре                    | Description <sup>1</sup>             | Functionality                                             |
|-------|-----------|-------------------------|--------------------------------------|-----------------------------------------------------------|
| 16    | UART2_TX  | Digital<br>Input/Output | UART2 TX data output /<br>GPIO18     | UART2 transmit data output.                               |
| 17    | UART1_RTS | Digital<br>Input/Output | UART1 Request to Send input / GPIO17 | UART1 RTS control input.                                  |
| 18    | UART1_CTS | Digital<br>Input/Output | UART1 Clear to Send output / GPIO16  | UART1 CTS control output.                                 |
| 19    | UART1_RX  | Digital<br>Input/Output | UART1 RX data input / GPIO15         | UART1 receive data input.                                 |
| 20    | UART1_TX  | Digital<br>Input/Output | UART1 TX data output /<br>GPIO14     | UART1 transmit data output.                               |
| 21    | I2C_SDA   | Digital<br>Input/Output | I <sup>2</sup> C Bus data / GPIO13   | I <sup>2</sup> C bus signal SDA                           |
| 22    | I2C_SCL   | Digital<br>Input/Output | I <sup>2</sup> C Bus clock / GPIO12  | I <sup>2</sup> C bus signal SCL                           |
| 23    | TMR3      | Digital<br>Input/Output | Timer 3 IO signal / GPIO11           | Pin is used as counter output or counter input clock.     |
| 24    | TMR2      | Digital<br>Input/Output | Timer 2 IO signal / GPIO10           | Pin is used as counter output or counter input clock.     |
| 25    | TMR1      | Digital<br>Input/Output | Timer 1 IO signal / GPIO9            | Pin is used as counter output or counter input clock.     |
| 26    | TMR0      | Digital<br>Input/Output | Timer 0 IO signal / GPIO8            | Pin is used as counter output or counter input clock.     |
| 27    | SPI_SCK   | Digital<br>Input/Output | SPI Port clock / GPIO7               | SPI port clock.                                           |
| 28    | SPI_MOSI  | Digital<br>Input/Output | SPI Port MOSI/ GPIO6                 | SPI Port Master Out Slave In (MOSI) data signal.          |
| 29    | SPI_MISO  | Digital<br>Input/Output | SPI Port MISO / GPIO5                | SPI Port Master In Slave Out (MISO) data signal.          |
| 30    | SPI_SS    | Digital<br>Input/Output | SPI Port SS / GPIO4                  | SPI Port Slave Select (SS) signal.                        |
| 31    | SSI_BITCK | Digital<br>Input/Output | SSI Bit Clock / GPIO3                | SSI serial TX/RX clock and is bi-directional.             |
| 32    | SSI_FSYN  | Digital<br>Input/Output | SSI Frame Sync / GPIO2               | SSI frame sync for data (RX or TX) and is bi-directional. |
| 33    | SSI_RX    | Digital<br>Input/Output | SSI RX data input / GPIO1            | SSI serial RX data input.                                 |
| 34    | SSI_TX    | Digital<br>Input/Output | SSI TX data output / GPIO0           | SSI serial TX data output.                                |
| 35    | KBI_7     | Digital<br>Input/Output | Keyboard Interface Bit 7 / GPIO29    | Asynchronous interrupt input.                             |

**Table 2. Pin Function Description (continued)** 

| Pin # | Pin Name         | Туре                    | Description <sup>1</sup>                                                   | Functionality                                                                                                                                             |
|-------|------------------|-------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 36    | KBI_6            | Digital<br>Input/Output | Keyboard Interface Bit 6 /<br>GPIO28                                       | Asynchronous interrupt input.                                                                                                                             |
| 37    | KBI_5            | Digital<br>Input/Output | Keyboard Interface Bit 5 /<br>GPIO27                                       | Asynchronous interrupt input.                                                                                                                             |
| 38    | KBI_4            | Digital<br>Input/Output | Keyboard Interface Bit 4 / GPIO26                                          | Asynchronous interrupt input.                                                                                                                             |
| 39    | KBI_3            | Digital<br>Input/Output | Keyboard Interface Bit 3 /<br>GPIO25                                       | Used as output for keyboard interface.                                                                                                                    |
| 40    | KBI_2            | Digital<br>Input/Output | Keyboard Interface Bit 2 /<br>GPIO24                                       | Used as output for keyboard interface.                                                                                                                    |
| 41    | KBI_1            | Digital<br>Input/Output | Keyboard Interface Bit 1 / GPIO23                                          | Used as output for keyboard interface.                                                                                                                    |
| 42    | KBI_0_HST<br>_WK | Digital<br>Input/Output | Keyboard Interface Bit 0 / HoST<br>Walk-up output / GPIO22                 | Used as output for keyboard interface /<br>Alternative function as a wake-up output<br>(based on a timer) to external device.                             |
| 43    | COIL_BK          | Power Switch<br>Output  | Buck converter coil drive output                                           | Onboard buck converter connection to external coil, driven by onboard MOSFET.                                                                             |
| 44    | LREG_BK_FB       | Power Input             | Voltage input to onboard regulators, buck regulator feedback voltage       | When using onboard buck converter, connect to load side of coil.     When not using buck converter, connect to VBATT.                                     |
| 45    | VBATT            | Power Input             | High side supply voltage to buck regulator switching MOSFET and IO buffers | Connect to battery.                                                                                                                                       |
| 46    | RF_PLL_FLT       | Analog<br>Voltage       | PLL filter connection                                                      | Connection for PLL filter (Type 2, 2nd Order) when using primary crystal with frequency other than 24 MHz (13-26 MHz).     No Connect for 24 MHz crystal. |
| 47    | XTAL_32_IN       | Analog Input            | Optional 32.768 kHz crystal oscillator input                               | Connect to 32.768 kHz crystal                                                                                                                             |
| 48    | XTAL_32_OUT      | Analog Output           | Optional 32.768 kHz crystal oscillator output                              | Connect to 32.768 kHz crystal                                                                                                                             |
| 49    | XTAL_24_OUT      | Analog Output           | Primary 24 MHz crystal oscillator output                                   | Connect to 13-26 MHz crystal (24 MHz default).  No load capacitor required  Do not load with any capacitance.                                             |
| 50    | XTAL_24_IN       | Analog Input            | Primary 24 MHz crystal oscillator input                                    | Connect to 13-26 MHz crystal (24 MHz default).  No load capacitor required  Do not load with any capacitance.                                             |
| 51    | RESETB           | Digital Input           | System reset input                                                         | Active low, asynchronous reset                                                                                                                            |
| 52    | TX_ON            | Digital<br>Input/Output | Control output for external RF component / GPIO44                          | Programmable control pin                                                                                                                                  |

MC13224V Product Preview, Rev. 1.0

**Table 2. Pin Function Description (continued)** 

| Pin # | Pin Name   | Туре                                         | Description <sup>1</sup>                          | Functionality                                                                                                                                                                                                                    |
|-------|------------|----------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 53    | PA_NEG     | RF Output                                    | RF power amplifier (PA) ouput negative            | <ul> <li>Open drain. Must be connected to RF_BIAS through a bias network.</li> <li>Only used for external dual port operation.</li> <li>Do not use for single port operation. No Connect.</li> </ul>                             |
| 54    | PA_POS     | RF Output                                    | RF power amplifier (PA) ouput positive            | <ul> <li>Open drain. Must be connected to RF_BIAS through a bias network.</li> <li>Only used for external dual port operation.</li> <li>Do not use for single port operation. No Connect.</li> </ul>                             |
| 55    | RF_BIAS    | Analog Power<br>Output                       | Analog VDD regulator output                       | When using dual port operation, tie to PA_POS and PA_NEG through bias networks.                                                                                                                                                  |
| 56    | ANT_1      | Digital input /<br>Output                    | Control output for external RF component / GPIO42 | Programmable control pin.                                                                                                                                                                                                        |
| 57    | ANT_2      | Digital input /<br>Output                    | Control output for external RF component / GPIO43 | Programmable control pin.                                                                                                                                                                                                        |
| 58    | RF_GND     | Power Input                                  | RF ground.                                        | Connect to ground VSS.                                                                                                                                                                                                           |
| 59    | RX_ON      | Digital input /<br>Output                    | Control output for external RF component / GPIO45 | Programmable control pin.                                                                                                                                                                                                        |
| 60    | RF_RX_TX   | RF<br>Input/Output                           | RF single-ended, single port input and ouput      | <ul> <li>Interfaces to onboard balun. 50 Ω impedance</li> <li>Full bidirectional port with onboard T/R switch.</li> <li>Used as single-ended RF input port for dual port operation with PA_NEG and PA_POS PA outputs.</li> </ul> |
| 61    | ADC2_VREFL | Analog Input<br>or Digital Input<br>/ Output | Low reference voltage for ADC_2 / GPIO39          | VREFL for ADC_2.                                                                                                                                                                                                                 |
| 62    | ADC1_VREFL | Analog Input<br>or Digital Input<br>/ Output | Low reference voltage for ADC_1 / GPIO41          | VREFL for ADC_1.                                                                                                                                                                                                                 |
| 63    | ADC1_VREFH | Analog Input<br>or Digital Input<br>/ Output | High reference voltage for ADC_1 / GPIO40         | VREFH for ADC_1.                                                                                                                                                                                                                 |
| 64    | ADC2_VREFH | Analog Input<br>or Digital Input<br>/ Output | Low reference voltage for ADC_2 / GPIO38          | VREFH for ADC_2.                                                                                                                                                                                                                 |
| 75-79 | VSS        | Power input                                  | External package GND pads.<br>Common VSS.         | Connect to ground.                                                                                                                                                                                                               |
| 84-88 | VSS        | Power input                                  | External package GND pads.<br>Common VSS.         | Connect to ground.                                                                                                                                                                                                               |
| 93-97 | VSS        | Power input                                  | External package GND pads.<br>Common VSS.         | Connect to ground.                                                                                                                                                                                                               |

**Table 2. Pin Function Description (continued)** 

| Pin #       | Pin Name | Туре                    | Description <sup>1</sup>                      | Functionality                                                                           |
|-------------|----------|-------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------|
| 102         | MDO01    | Digital<br>Input/Output | Message Data Out Bit 1 output / GPIO52        | Nexus debug port message data output Bit 1.                                             |
| 103         | MDO00    | Digital<br>Input/Output | Message Data Out Bit 0 output / GPIO51        | Nexus debug port message data output Bit 0.                                             |
| 104-<br>106 | VSS      | Power input             | External package GND pads.<br>Common VSS.     | Connect to ground.                                                                      |
| 111         | MDO03    | Digital<br>Input/Output | Message Data Out Bit 3 output / GPIO54        | Nexus debug port message data output Bit 3.                                             |
| 112         | MDO02    | Digital<br>Input/Output | Message Data Out Bit 2 output / GPIO53        | Nexus debug port message data output Bit 2.                                             |
| 113         | MSEO1_B  | Digital<br>Input/Output | Message Start / End Out Bit 1 output / GPIO60 | Nexus debug port message start / end output Bit 1. Signal is active low.                |
| 114         | MSEO0_B  | Digital<br>Input/Output | Message Start / End Out Bit 0 output / GPIO59 | Nexus debug port message start / end output Bit 0. Signal is active low.                |
| 115         | VSS      | Power input             | External package GND pads.<br>Common VSS.     | Connect to ground.                                                                      |
| 120         | MDO05    | Digital<br>Input/Output | Message Data Out Bit 5 output / GPIO56        | Nexus debug port message data output Bit 5.                                             |
| 121         | MDO04    | Digital<br>Input/Output | Message Data Out Bit 4 output / GPIO55        | Nexus debug port message data output Bit 4.                                             |
| 122         | RDY_B    | Digital<br>Input/Output | Ready output / GPIO61                         | Nexus debug port ready output. Signal is active low.                                    |
| 123         | EVTO_B   | Digital<br>Input/Output | Event Out output / GPIO62                     | Nexus debug port event out output. Signal is active low.                                |
| 124         | DIG_REG  | Digital Power<br>Output | Digital core logic VDD supply.                | 1.2 Vdc internally regulated VDD supply to digital logic core. No Connect For test only |
| 129         | MDO07    | Digital<br>Input/Output | Message Data Out Bit 7 output / GPIO58        | Nexus debug port message data output Bit 7.                                             |
| 130         | MDO06    | Digital<br>Input/Output | Message Data Out Bit 6 output / GPIO57        | Nexus debug port message data output Bit 6.                                             |
| 131         | МСКО     | Digital<br>Input/Output | Message Clock Out output / GPIO50             | Nexus debug port message clock output.                                                  |
| 132         | EVTI_B   | Digital<br>Input/Output | Event In input / GPIO63                       | Nexus debug port event in input. Signal is active low.                                  |

**Table 2. Pin Function Description (continued)** 

| Pin #                                                                                | Pin Name | Туре                | Description <sup>1</sup> | Functionality                                                                                                  |
|--------------------------------------------------------------------------------------|----------|---------------------|--------------------------|----------------------------------------------------------------------------------------------------------------|
| 133                                                                                  | NVM_REG  | NVM Power<br>Output | FLASH (NVM) VDD supply.  | VDD supply to FLASH. <u>Typically No Connect</u> . Can be connected to VDD when regulated 1.8Vdc mode is used. |
| 65-74,<br>80-83,<br>89-92,<br>98-101,<br>107-110,<br>116-119,<br>125-128,<br>134-145 | NC       |                     | No Connect               | These pads are provided for extra mechanical attach strength to meet demanding requirements of drop tests.     |

<sup>&</sup>lt;sup>1</sup> Pins described as GPIO have an alternative general purpose I/O function.

### 5.2 Hardware Development Interface Interconnects

The MC13224V supports two development hardware interfaces.

#### 5.2.1 ARM JTAG Interface Connector

The MC13224V supports connection to a subset of the defined ARM JTAG connector. The JTAG hardware interface uses a 20-pin header with a standard 0.1 inch spacing. Table 3 shows how the MC13224V pins are connected to the associated JTAG header pinouts if the JTAG connector is provided on the application.

**Table 3. ARM JTAG 20-Pin Connector Assignments** 

| Name <sup>1</sup>  | Pin # | Pin # | Name  |
|--------------------|-------|-------|-------|
| VBATT              | 1     | 2     | VBATT |
| NC <sup>2</sup>    | 3     | 4     | GND   |
| TDI                | 5     | 6     | GND   |
| TMS                | 7     | 8     | GND   |
| TCK                | 9     | 10    | GND   |
| RTCK               | 11    | 12    | GND   |
| TDO                | 13    | 14    | GND   |
| RESET <sup>3</sup> | 15    | 16    | GND   |
| NC                 | 17    | 18    | GND   |
| NC                 | 19    | 20    | GND   |

<sup>&</sup>lt;sup>1</sup> NC = No Connect.

<sup>&</sup>lt;sup>2</sup> MC13224V does not support separate JTAG reset TRST.

<sup>&</sup>lt;sup>3</sup> VBATT through a  $100k-\Omega$  pullup.

#### **5.2.2** Nexus Mictor Interface Connector

The MC13224V also supports connection to a subset of the defined Nexus Mictor connector. The hardware interface is a 38-pin Mictor target connector. Table 4 shows the device pins that are connected to the associated Mictor pin outs if the Mictor connector is used.

**Table 4. Nexus 38-Pin Mictor Connector Assignments** 

| Name <sup>1</sup>          | Pin # | Pin# | Name               |
|----------------------------|-------|------|--------------------|
| NC                         | 1     | 2    | NC                 |
| NC                         | 3     | 4    | NC                 |
| NC                         | 5     | 6    | RTCK               |
| NC                         | 7     | 8    | NC                 |
| VBATT(pullup) <sup>2</sup> | 9     | 10   | EVTI_B             |
| TDO                        | 11    | 12   | VBATT <sup>3</sup> |
| NC                         | 13    | 14   | RDY_B              |
| TCK                        | 15    | 16   | MDO07              |
| TMS                        | 17    | 18   | MDO06              |
| TDI                        | 19    | 20   | MDO05              |
| RESET <sup>4</sup>         | 21    | 22   | MDO04              |
| NC                         | 23    | 24   | MDO03              |
| NC                         | 25    | 26   | MDO02              |
| NC                         | 27    | 28   | MDO01              |
| NC                         | 29    | 30   | MDO00              |
| NC                         | 31    | 32   | EVTO_B             |
| NC                         | 33    | 34   | MCKO               |
| NC                         | 35    | 36   | MSEO1_B            |
| NC                         | 37    | 38   | MSEO0_B            |

<sup>&</sup>lt;sup>1</sup> NC means No Connect.

 $<sup>^2~</sup>$  VBATT through a 100k- $\!\Omega$  pullup.

 $<sup>^3\,</sup>$  VBATT isolated by a 1k- $\Omega$  resistor.

 $<sup>^4</sup>$  VBATT through a 100k-Ω pullup.

# 6 System Electrical Specification

This section details maximum ratings for the 99-pin LGA package and recommended operating conditions, DC characteristics, and AC characteristics.

### 6.1 LGA Package Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maximum rating is not guaranteed. Stress beyond the limits specified in Table 5 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{BATT}$ ) or the programmable pull-up resistor associated with the pin is enabled.

Table 5 shows the maximum ratings for the 99-Pin LGA package.

**Table 5. LGA Package Maximum Ratings** 

| Rating                                                                                                                                         | Symbol                                 | Value                              | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------|------|
| Maximum Junction Temperature                                                                                                                   | TJ                                     | 125                                | °C   |
| Storage Temperature Range                                                                                                                      | T <sub>stg</sub>                       | -55 to 125                         | °C   |
| Moisture Sensitivity Level                                                                                                                     |                                        | MSL3-260                           |      |
| Reflow Soldering Temperature (for reflow soldering profile and other LGA module reference information, see Freescale application note, AN3311) |                                        | 260                                | °C   |
| Power Supply Voltage                                                                                                                           | V <sub>BATT</sub> , V <sub>DDINT</sub> | -0.3 to 3.7                        | Vdc  |
| Digital Input Voltage                                                                                                                          | Vin                                    | -0.3 to (V <sub>DDINT</sub> + 0.2) | Vdc  |
| RF Input Power                                                                                                                                 | P <sub>max</sub>                       | 10                                 | dBm  |
| Instantaneous Maximum Current (Single Pin Limit)                                                                                               | I <sub>D</sub>                         | ± TBD                              | mA   |

**Note:** Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics or Recommended Operating Conditions tables.

Note: Meets Human Body Model (HBM) = 2 kV. RF input/output pins have no ESD protection.

# 6.2 Recommended Operating Conditions

**Table 6. Recommended Operating Conditions** 

| Characteristic                                                                                            | Symbol           | Min                      | Тур | Max                      | Unit |
|-----------------------------------------------------------------------------------------------------------|------------------|--------------------------|-----|--------------------------|------|
| Power Supply Voltage Single un-regulated source (VBATT and LREG_BK_FB tied common to V <sub>DD</sub> )    | V <sub>DD</sub>  | 2.0                      | -   | 3.6                      | Vdc  |
| Single regulated source (VBATT, LREG_BK_FB, and NVM_REG tied common to V <sub>DD</sub> )                  |                  | 1.7                      | 1.8 | 1.9                      | Vdc  |
| Onboard buck with un-regulated source (VBATT tied to $V_{DD}$ )                                           |                  | 2.1                      | -   | 3.6                      | Vdc  |
| Input Frequency                                                                                           | f <sub>in</sub>  | 2.405                    | -   | 2.480                    | GHz  |
| Operating Temperature Range                                                                               | T <sub>A</sub>   | -40                      | 25  | +105                     | °C   |
| Logic Input Voltage Low                                                                                   | V <sub>IL</sub>  | 0                        | -   | 30%<br>V <sub>BATT</sub> | V    |
| Logic Input Voltage High                                                                                  | V <sub>IH</sub>  | 70%<br>V <sub>BATT</sub> | -   | V <sub>BATT</sub>        | V    |
| RF Input Power                                                                                            | P <sub>max</sub> | -                        | -   | 10                       | dBm  |
| Crystal Reference Oscillator Frequency (±40 ppm over operating conditions to meet the 802.15.4 standard.) | f <sub>ref</sub> | 13                       | 24  | 26                       | MHz  |

### 6.3 DC Electrical Characteristics

#### **Table 7. DC Electrical Characteristics**

(VBATT, LREG\_BK\_FB = 3.3 V,  $T_A$  = 25 °C, unless otherwise noted)

| Characteristic                                                                                                                                                                | Symbol          | Min                      | Тур | Max                      | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------|-----|--------------------------|------|
| Power Supply Voltage <sup>1</sup> (voltage applied to power input pins)                                                                                                       |                 |                          |     |                          |      |
| VBATT (pin 45)<br>LREG_BK_FB (pin 44)                                                                                                                                         | $V_{DD}$        | 1.7                      | 2.7 | 3.6                      | Vdc  |
| Using only analog regulator                                                                                                                                                   |                 | 1.7                      | 2.7 | 3.6                      | Vdc  |
| Using analog regulator and NVM regulator                                                                                                                                      |                 | 2.0                      | 2.7 | 3.6                      | Vdc  |
| NVM_REG (pin 133) (used as input in single-<br>regulated-source mode only)                                                                                                    |                 | 1.7                      | 1.8 | 1.9                      | Vdc  |
| High impedance (off-state) leakage current (per pin) (V <sub>In</sub> = V <sub>DD</sub> or V <sub>SS</sub> , all input/outputs, device must not be in low power mode)         | I <sub>OZ</sub> | -                        | -   | 1.0                      | μА   |
| Input Current (V <sub>IN</sub> = 0 V or V <sub>DDINT</sub> ) (V <sub>In</sub> = V <sub>DD</sub> or V <sub>SS</sub> , all input/outputs, device must not be in low power mode) | I <sub>IN</sub> | -                        | -   | ±1.0                     | μА   |
| Input Low Voltage (All digital inputs)                                                                                                                                        | V <sub>IL</sub> | 0                        | -   | 30%<br>V <sub>BATT</sub> | V    |
| Input High Voltage (all digital inputs)                                                                                                                                       | V <sub>IH</sub> | 70%<br>V <sub>BATT</sub> | -   | V <sub>BATT</sub>        | V    |

#### **Table 7. DC Electrical Characteristics (continued)**

(VBATT, LREG\_BK\_FB = 3.3 V,  $T_A$  = 25 °C, unless otherwise noted)

| Characteristic                                                              | Symbol           | Min                       | Тур | Max                      | Unit |
|-----------------------------------------------------------------------------|------------------|---------------------------|-----|--------------------------|------|
| Input hysteresis (all digital inputs)                                       | V <sub>hys</sub> | 0.06 ×<br>V <sub>DD</sub> |     | _                        | V    |
| Internal pullup and pulldown resistors <sup>2</sup> (all port pins and IRQ) | R <sub>PU</sub>  | -                         | 70  | -                        | kohm |
| Maximum total I <sub>OH</sub> for all port pins                             | I <sub>OHT</sub> | _                         |     | TBD                      | mA   |
| Output High Voltage (I <sub>OH</sub> = -5 mA) (All digital outputs)         | V <sub>OH</sub>  | 80%<br>V <sub>BATT</sub>  | -   | V <sub>BATT</sub>        | V    |
| Output Low Voltage (I <sub>OL</sub> = 5 mA) (All digital outputs)           | V <sub>OL</sub>  | 0                         | -   | 20%<br>V <sub>BATT</sub> | V    |
| Maximum current in/out per IO pin                                           |                  | _                         |     | TBD                      | mA   |
| Maximum total I <sub>OL</sub> for all IO pins                               | I <sub>OLT</sub> | _                         |     | TBD                      | mA   |
| Input capacitance (all non-supply pins)                                     | C <sub>In</sub>  | _                         | 3   | _                        | pF   |

Maximum usable range of the reference voltage supply pin. This range may be modified because of the power supply configuration used in an application. See Table 6, "Power Supply Voltage".

# 6.4 Supply Current Characteristics

#### **Table 8. Supply Current Characteristics**

(VBATT, LREG\_BK\_FB = 3.3 V,  $T_A$  = 25 °C, unless otherwise noted)

| Characteristics                                                                    | Symbol | Min | Тур | Max | Unit |
|------------------------------------------------------------------------------------|--------|-----|-----|-----|------|
| Off current - Device is in reset condition (held in reset) and all GPIO at ground. |        |     |     | 0.3 | μА   |
| Hibernate current -                                                                |        |     |     | 0.0 | μπ   |
| RAM retained (8k, 32k, 64k, or 96k)                                                |        |     |     |     |      |
| 2KHz onboard oscillator or 32 kHz crystal oscillator                               |        |     |     |     |      |
| CPU off (stop mode) wake-up from RTI timer, or external request                    |        |     |     |     |      |
| Radio off                                                                          |        |     |     |     |      |
| ADCs not available                                                                 |        |     |     |     |      |
| 8 Kbyte RAM retention                                                              |        |     | 0.9 |     | μΑ   |
| 32 Kbyte RAM retention                                                             |        |     | 2.1 |     | μΑ   |
| 64 Kbyte RAM retention                                                             |        |     | 3.5 |     | μΑ   |
| 96 Kbyte RAM retention                                                             |        |     | 4.8 |     | μΑ   |

 $<sup>^2</sup>$  Measurement condition for pull resistors:  $\rm V_{IN}$  =  $\rm V_{SS}$  for pullup and  $\rm V_{IN}$  =  $\rm V_{DD}$  for pulldown.

Table 8. Supply Current Characteristics (continued) (VBATT, LREG\_BK\_FB = 3.3 V,  $T_A$  = 25 °C, unless otherwise noted)

| Characteristics                                                                                                                                                                                                                                                  | Symbol | Min | Тур                  | Max | Unit                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|----------------------|-----|----------------------|
| Doze current - RAM retained (8k, 32k, 64k, or 96k) Onboard 24 MHz oscillator on (high frequency accuracy) CPU off (stop mode) Radio off ADCs available, but inactive  8 Kbyte RAM retention 32 Kbyte RAM retention 64 Kbyte RAM retention 96 Kbyte RAM retention |        |     | 55<br>57<br>58<br>60 |     | µА<br>µА<br>µА<br>µА |
| Idle current - All RAM active Reference oscillator on (24 MHz) at 1.2 VDC CPU on at 1 MHz Reference clock available to all peripherals Radio off ADCs available, but inactive                                                                                    |        |     | 0.85                 |     | mA                   |
| Run current - All RAM active Reference oscillator on (24 MHz) at 1.2 VDC CPU on at reference frequency Radio off Reference clock available to all peripherals ADCs available, but inactive                                                                       |        |     | 3.3                  |     | mA                   |
| Receive current - All RAM active Reference oscillator on (24MHZ) at 1.2 VDC Radio RX on (receiving data) Reference clock available to all peripherals ADC_1 available, but inactive  CPU on at 2 MHz (DCD) CPU on at 2 MHz (NCD)                                 |        |     | 22<br>24             |     | mA                   |
| Transmit current - All RAM active Reference oscillator on (24MHZ) at 1.2 VDC Radio TX on (sending data @ 0 dBm) Reference clock available to all peripherals ADCs available, but inactive CPU clock at 2 MHz                                                     |        |     | 29                   |     | mA                   |
| ADC current - ADC active                                                                                                                                                                                                                                         |        |     | -                    |     | mA                   |

#### 6.5 RF AC Electrical Characteristics

#### Table 9. Receiver AC Electrical Characteristics for 802.15.4 Modulation Mode

(VBATT, LREG\_BK\_FB = 3.3 V, TA = 25 °C, fref = 24 MHz, unless otherwise noted.)

| Characteristic                                                                                                                                                                                     | Symbol              | Min | Тур                        | Max                        | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|----------------------------|----------------------------|------|
| Sensitivity for 1% Packet Error Rate (PER) <sup>1</sup> (+25 °C, @ package interface; die sensitivity is ~1dB greater) Non-coherent Differential Chip Detection (DCD) Non-coherent Detection (NCD) |                     |     | -96<br>-100                | -91<br>-95                 | dBm  |
| Saturation (maximum input level)                                                                                                                                                                   | SENS <sub>max</sub> | -   | 10                         | -                          | dBm  |
| Channel Rejection for 1% PER (desired signal -82 dBm) +5 MHz (adjacent channel) -5 MHz (adjacent channel) +10 MHz (alternate channel) -10 MHz (alternate channel) >= 15 MHz                        |                     |     | 38<br>38<br>57<br>57<br>65 | 35<br>35<br>50<br>50<br>60 | dB   |
| Frequency Error Tolerance                                                                                                                                                                          |                     | -   | -                          | 200                        | kHz  |
| Symbol Rate Error Tolerance                                                                                                                                                                        |                     | -   | 120                        | 80                         | ppm  |

The digital modem contains a block designated as the RX Modem. The Rx Modem can operate in: 1) Non-coherent Differential Chip Detection (DCD) mode which has 3-4dBm less sensitivity but requires 3-4mA less receiver current, and 2) Non-coherent Detection (NCD) mode which has 3-4dBm greater sensitivity but requires 3-4mA greater receiver current.

Table 10. Transmitter AC Electrical Characteristics for 802.15.4 Modulation Mode

(VBATT, LREG\_BK\_FB = 3.3 V,  $T_A$  = 25 °C,  $f_{ref}$  = 24 MHz, unless otherwise noted.)

| Characteristic                                                   | Symbol           | Min | Тур           | Max | Unit     |
|------------------------------------------------------------------|------------------|-----|---------------|-----|----------|
| Nominal Output Power <sup>1</sup>                                | P <sub>out</sub> | -   | 0             | -   | dBm      |
| Maximum Output Power <sup>2</sup>                                |                  | -   | +5            | -   | dBm      |
| Error Vector Magnitude Pout @ -30 dBm Pout @ 0 dBm Pout @ +5 dBm | EVM              | -   | 6<br>16<br>19 | -   | %        |
| Output Power Control Range                                       |                  | -   | 35            | -   | dB       |
| Over the Air Data Rate                                           |                  | -   | 250           | -   | kbps     |
| 2nd Harmonic <sup>3</sup>                                        |                  | -   | -55           | -   | dBm/MHz  |
| 3rd Harmonic <sup>3</sup>                                        |                  | -   | -64           | -   | dBm/MHz  |
| Spurious Emissions<br>30-1000 MHz<br>1-12.75GHz                  |                  |     | -<br>-        |     | dB<br>dB |
| Nominal Impedance (RF_RX_TX)                                     |                  |     | 50            |     | ohm      |

<sup>&</sup>lt;sup>1</sup> Register sets output power to nominal (0 dBm typical).

<sup>&</sup>lt;sup>2</sup> Register sets output power to maximum.

<sup>&</sup>lt;sup>3</sup> Measurements taken at output of evaluation circuit set for maximum power out and averaged over 100ms.

# 6.6 Crystal Reference Clock Oscillator Characteristics



Figure 10. Reference Oscillator Model

**Table 11. Reference Oscillator Specifications** 

| Characteristic                                           | Symbol            | Min  | Тур    | Max    | Unit |
|----------------------------------------------------------|-------------------|------|--------|--------|------|
| Crystal frequency                                        |                   | 13   | 24     | 26     | MHz  |
| Oscillator frequency tolerance @ 25 °C                   |                   |      |        | ± 20   | ppm  |
| Oscillator frequency tolerance over temperature range.   |                   |      | +/- 30 | +/- 40 | ppm  |
| Equivalent series resistance                             | ESR               |      |        | 60     | Ω    |
| External load capacitance                                | C <sub>Lext</sub> | None | pF     |        |      |
| Internal Osc startup time (13 MHz - 26 MHz) <sup>1</sup> |                   |      | 0.8    | 1.2    | ms   |

<sup>1</sup> This is part of device wake-up time.

#### **Optional 32.768 KHz Crystal Oscillator Specifications** 6.7



Figure 11. 32.768 KHz Oscillator Mode

Table 12. 32.768 Oscillator Specifications

| Characteristic                                    | Symbol | Min                                 | Тур    | Max  | Unit |
|---------------------------------------------------|--------|-------------------------------------|--------|------|------|
| Crystal frequency <sup>1</sup>                    |        |                                     | 32.768 |      | KHz  |
| Frequency tolerance @ 25 °C                       |        |                                     | ± 20   |      | ppm  |
| Frequency tolerance over temperature <sup>2</sup> |        | $-0.034 \pm 0.006$ ppm / $(25-T)^2$ |        |      | ppm  |
|                                                   |        |                                     |        |      |      |
| Load capacitance                                  |        | 11                                  | 12.5   | 13   | pF   |
| Equivalent series resistance (ESR)                |        |                                     |        | 60   | kΩ   |
| Shunt capacitance                                 |        |                                     |        | 1.35 | pF   |
| Tolerated drive level                             |        |                                     |        | 1    | μW   |

Recommended crystal Abracom Corporation crystal part number ABS25-32.768-12.5-B
 Example; Stability at -20xC is: -0.034 x (25-[-20])<sup>2</sup>= -68.8ppm.

### 6.8 Internal Low Speed Reference Oscillator Specifications

Table 13. Internal 2 KHz Oscillator Specifications

| Characteristic                                  | Symbol | Min | Тур | Max | Unit |
|-------------------------------------------------|--------|-----|-----|-----|------|
| Oscillator frequency tolerance over temperature |        |     | 2   | -   | KHz  |
| Frequency tolerance @ 25 °C                     |        |     | -   | -   | KHz  |
| Frequency accuracy after calibration            |        |     | -   |     | %    |
| Temperature coefficient                         |        |     | -   |     | %/°C |
| Supply voltage coefficient                      |        |     | -   |     | %/V  |
| Initial calibration time                        |        |     | -   |     | ms   |

### 6.9 Control Timing and CPU Bus Specifications

**Table 14. MCU Control Timing** 

(VBATT, LREG\_BK\_FB = 3.3 V,  $T_A$  = 25 °C,  $f_{ref}$  = 24 MHz, unless otherwise noted.)

| Parameter                                                  | Symbol           | Min                               | Typical | Max                | Unit     |
|------------------------------------------------------------|------------------|-----------------------------------|---------|--------------------|----------|
| CPU Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub> | f <sub>ref</sub> /64 <sup>1</sup> | _       | f <sub>ref</sub> 1 | MHz      |
| CPU Bus frequency with active TX or RX                     |                  | 2                                 |         |                    | MHz      |
| Real-time interrupt internal oscillator frequency          |                  |                                   | 2       |                    | KHz      |
| External reset pulse width <sup>2</sup>                    |                  | -                                 | 4       | _                  | osc clks |
| External minimum interrupt pulse width (KBI[7:4])          |                  | -                                 | -       | _                  | ns       |

<sup>&</sup>lt;sup>1</sup> Normal operation uses a 24 MHz reference. The MC13224V allows up to a 26 MHz max reference oscillator.

## 6.9.1 Timer Module Input Characteristics

Four-bit synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the peripheral clock rate. Table 15 shows timer input timing values.

Table 15. Timer Input Timing

(VBATT, LREG\_BK\_FB = 3.3 V, TA = 25 °C, fref = 24 MHz, unless otherwise noted.)

| Parameter                 | Symbol | Min | Мах                  | Unit             |
|---------------------------|--------|-----|----------------------|------------------|
| External clock frequency  |        | dc  | peripheral_bus_clk/3 | MHz              |
| External clock period     |        | >3  | _                    | t <sub>cyc</sub> |
| Input capture pulse width |        | TBD | _                    | t <sub>cyc</sub> |

<sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request. There always must be 3 clocks of the operating oscillator; this can vary from the low power oscillators to the reference oscillator.

## 6.10 SPI Timing



Figure 12. SPI Timing Diagram

Table 16 describes the timing requirements for the SPI system.

**Table 16. SPI Timing** 

| Parameter                                    | Symbol             | Min                  | Typical | Max                     | Unit |
|----------------------------------------------|--------------------|----------------------|---------|-------------------------|------|
| Master SPI_SCK Period                        | t <sub>cyc</sub>   | peripheral_<br>Clk*2 | 38      | peripheral_<br>Clk *256 | ns   |
| Slave SPI_SCK Period                         | t <sub>cyc</sub>   | 10                   |         |                         | ns   |
| Slave SPI_SS Setup Time                      | t <sub>ss_su</sub> | 10                   |         |                         | ns   |
| Slave SPI_SS Hold Time                       | t <sub>ss_H</sub>  | 10                   |         |                         | ns   |
| Slave SPI_MOSI Setup Time                    | t <sub>si_su</sub> | 10                   |         |                         | ns   |
| Slave SPI_MOSI Hold Time                     | t <sub>si_H</sub>  | 10                   |         |                         | ns   |
| Master SPI_MISO Setup Time                   | t <sub>MI_SU</sub> | 20                   |         |                         | ns   |
| Master SPI_MISO Hold Time                    | t <sub>MI_H</sub>  | 0                    |         |                         | ns   |
| Master SPI_MOSI Output Time                  | t <sub>MO</sub>    |                      |         | 5                       | ns   |
| Slave SPI_MISO Output Time (with 15 pf load) | t <sub>so</sub>    |                      |         | 20                      | ns   |

## 6.11 SSI Timing

# 6.12 I<sup>2</sup>C Specifications

Table 17 describes the timing requirements for the I<sup>2</sup>C system.

The  $I^2C$  module is driven by the peripheral bus clock (typically max 24 MHz) and the SCL bit clock is generated from a prescaler. The prescaler divide ratio can be programmed from 61,440 to 160 (decimal) which gives a maximum bit clock of 150 kbps.

| Table 17. I <sup>2</sup> C Signa | I DC Specific | ations (I2C_S | DA and I2C_ | SCL) |
|----------------------------------|---------------|---------------|-------------|------|
|                                  |               |               |             |      |

| Parameter                                                    | Symbol           | Min          | Typical | Max                    | Unit |
|--------------------------------------------------------------|------------------|--------------|---------|------------------------|------|
| Input Low Voltage                                            | V <sub>IL</sub>  | -0.3         | -       | 0.3 V <sub>DDINT</sub> | V    |
| Input High Voltage                                           | V <sub>IH</sub>  | 0.7 VBATT    | -       | VBATT + 0.3            | V    |
| Input hysteresis                                             | V <sub>hys</sub> | 0.06 × VBATT |         | _                      | V    |
| Output Low Voltage <sup>1</sup> (I <sub>OL</sub> = 5 mA)     | V <sub>OL</sub>  | 0            | -       | 0.2 VBATT              | V    |
| Input Current (V <sub>IN</sub> = 0 V or V <sub>DDINT</sub> ) | I <sub>IN</sub>  | -            | -       | ±1                     | μΑ   |
| Pin capacitance                                              | C <sub>in</sub>  |              |         | <10                    | pF   |
| Maximum current in/out per port pin                          |                  | _            |         | TBD                    | mA   |
| Maximum total I <sub>OL</sub> for all port pins              | I <sub>OLT</sub> | _            |         | TBD                    | mA   |

<sup>1</sup> SDA and SCL are open drain outputs



Figure 13. I<sup>2</sup>C Timing Diagram

### **NOTE**

The I<sup>2</sup>C timing limits reflect values that are necessary meet to the I<sup>2</sup>C Bus specification.

40 Freescale Semiconductor

Table 18. I<sup>2</sup>C Signal AC Specifications<sup>1</sup>

| Parameter                                                                                   | Symbol Standard-Mode |     | Fast-Mo           | ode               | Unit             |     |
|---------------------------------------------------------------------------------------------|----------------------|-----|-------------------|-------------------|------------------|-----|
|                                                                                             |                      | Min | Max               | Min               | Max              |     |
| SCL clock frequency (when source)                                                           | fscl                 | 0   | 100               | 0                 | 150              | kHz |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated | t <sub>HD;STA</sub>  | 4.0 | -                 | 0.6               | -                | μS  |
| LOW period of the SCL clock                                                                 | t <sub>LOW</sub>     | 4.7 | -                 | 1.3               | -                | μS  |
| HIGH period of the SCL clock                                                                | t <sub>HIGH</sub>    | 4.0 | -                 | 0.6               | -                | μS  |
| Set-up time for a repeated START condition                                                  | t <sub>SU;STA</sub>  | 4.7 | -                 | 0.6               | -                | μS  |
| Data hold time                                                                              | t <sub>SHD;DAT</sub> | 02  | 3.45 <sup>3</sup> | 0 <sup>2</sup>    | 0.9 <sup>3</sup> | μS  |
| Data setup time                                                                             | t <sub>SU:DAT</sub>  | 250 | -                 | 100 <sup>4</sup>  | -                | ns  |
| Rise time for both SDA and SCL signals                                                      | t <sub>r</sub>       | -   | 1000              | $20 + 0.1C_b^{5}$ | 300              | ns  |
| Fall time for both SDA and SCL signals                                                      | t <sub>f</sub>       | -   | 300               | $20 + 0.1C_b^{5}$ | 300              | ns  |
| Bus free time between a STOP and START condition                                            | t <sub>BUF</sub>     | 4.7 | -                 | 1.3               | -                | μS  |
| Capacitive load for each bus line                                                           | C <sub>b</sub>       | -   | 400               | -                 | 400              | pF  |

 $<sup>^{1}~</sup>$  All values referred to  $V_{\text{IHmin}}$  and  $V_{\text{ILmax}}$  levels

<sup>&</sup>lt;sup>2</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

 $<sup>^3</sup>$  The maximum  $t_{\text{HD:DAT}}$  has only to be met if the device does not stretch the LOW period ( $t_{\text{LOW}}$ ) of the SCL signal.

<sup>&</sup>lt;sup>4</sup> A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement  $t_{SU;DAT} >= 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r,max}$ 

 $<sup>+</sup> t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I2C-bus specification) before the SCL line is released

<sup>&</sup>lt;sup>5</sup> C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, the faster fall-times are allowed.

# 6.13 FLASH Specifications

#### **Table 19. FLASH Characteristics**

(TA = 25 °C, fref = 24 MHz, unless otherwise noted.)

| Characteristic                                                         | Symbol                  | Min     | Typical | Max  | Unit   |
|------------------------------------------------------------------------|-------------------------|---------|---------|------|--------|
| Supply voltage for program/erase/read (with directly regulated supply) | V <sub>prog/erase</sub> | 1.70    |         | 1.90 | V      |
| SPI clock frequency                                                    | f <sub>FCLK</sub>       |         |         | 13   | MHz    |
| Read current (13 MHz)                                                  |                         |         | 9       | 15   | mA     |
| Program and erase current                                              |                         |         | 10      | 15   | mA     |
| Standby current                                                        |                         |         | 2       | 10   | μΑ     |
| Sector erase duration                                                  |                         |         |         | 75   | ms     |
| Block erase duration                                                   |                         |         |         | 75   | ms     |
| Chip erase duration                                                    |                         |         |         | 150  | ms     |
| Byte program duration                                                  |                         |         |         | 60   | μS     |
| Program/erase endurance                                                |                         | 100,000 |         |      | cycles |
| Data retention                                                         | t <sub>D_ret</sub>      | 100     |         | _    | years  |

### 6.14 ADC Characteristics

### **Table 20. ADC Electrical Characteristics (Operating)**

(VBATT, LREG\_BK\_FB = 3.3 V, TA = 25 °C, fref = 24 MHz, unless otherwise noted.)

| Characteristic                            | Condition | Symbol            | Min                   | Typical | Max                  | Unit |
|-------------------------------------------|-----------|-------------------|-----------------------|---------|----------------------|------|
| ADO 1 (/ ADO)                             | Enabled   |                   | _                     | 2.65    | -                    | mA   |
| ADC supply current (per ADC)              | Disabled  |                   | _                     | 5       |                      | μΑ   |
| Reference potential, low                  |           | V <sub>REFL</sub> | VSS                   | _       | V <sub>REFH</sub>    | V    |
| Reference potential, high                 |           | V <sub>REFH</sub> | V <sub>REFL</sub>     | _       | VBATT                | V    |
| Analog input voltage <sup>1</sup>         |           | V <sub>INDC</sub> | V <sub>SS</sub> - 0.2 | _       | V <sub>DD</sub> +0.2 | V    |
| "Battery" input channel reference voltage |           |                   |                       | 1.2     |                      | V    |

<sup>1</sup> Maximum electrical operating range, not valid conversion range.

**Table 21. ADC Timing/Performance Characteristics** 

| Characteristic                         | Symbol              | Condition | Min               | Тур  | Max        | Unit          |
|----------------------------------------|---------------------|-----------|-------------------|------|------------|---------------|
| Resolution                             |                     |           |                   |      | 12         | Bits          |
| Effective Resolution                   |                     |           |                   | 10.5 |            | Bits          |
| Number of input channels               |                     |           |                   |      | 8          |               |
| ADC conversion clock frequency         | f <sub>ADCCLK</sub> |           | -                 | -    | 50         | KHz           |
| Conversion cycles (continuous convert) | CCP                 |           |                   | 6    |            | ADCCLK cycles |
| Conversion time                        | T <sub>conv</sub>   |           |                   | _    | 20         | μS            |
| Input Leakage Current                  |                     |           | _                 | _    | -          | nA            |
| Analog Input Voltage <sup>1</sup>      | $V_{AIN}$           | VDD       | V <sub>REFL</sub> |      | $V_{REFH}$ | V             |

<sup>&</sup>lt;sup>1</sup> Analog input must be between V<sub>REFI</sub> + 0.2 and V<sub>REFH</sub> - 0.2 for valid conversion.

## 7 Developer Environment

The MC1322x family is supported by a full set of hardware/software evaluation and development tools.

### 7.1 Hardware Development Interfaces

The ARM debug environment supports both a JTAG debug interface and an extended capability Nexus interface.

### 7.1.1 JTAG Hardware Debug Port

The JTAG port is the simpler and more common debug port for the ARM core. A standard 20-pin connector as described in Section 5.2.1, "ARM JTAG Interface Connector", is connected to the TDI, TMS, TCK, TDO, and RTCK signals of the MC13224V. Through the JTAG serial interface, standard debug and development activities such as accessing memory and registers, control of the CPU, download of FLASH memory, and software debug can be accomplished.

### 7.1.2 A7S Nexus3 (NEX) ARM7 Core Development Interface

The development and debug environment of the ARM7TDMI-S core is based on the A7S Nexus3 interface (compliant with a Class 3 device of the IEEE-ISTO 5001 standard for real-time embedded system design). This interface allows expansion of the development features of the JTAG port (through the addition of auxiliary signals, see Section 5.2.2, "Nexus Mictor Interface Connector"). Development features include:

• Program Trace via Branch Trace Messaging (BTM). Branch trace messaging displays program flow discontinuities (direct and indirect branches, exceptions, etc.), allowing the development tool to interpolate what transpires between the discontinuities. Thus static code may be traced.

Freescale Semiconductor 43

- Data Trace via Data Write Messaging (DWM) and Data Read Messaging (DRM). This provides the capability for the development tool to trace reads and/or writes to (selected) internal memory resources.
- Ownership Trace via Ownership Trace Messaging (OTM). OTM facilitates ownership trace by providing visibility of which process ID or operating system task is activated. An Ownership Trace Message is transmitted when a new process/task is activated, allowing the development tool to trace ownership flow.
- Run-time access to the memory map via the JTAG port. This allows for enhanced download/upload capabilities
- Watchpoint Messaging (WPM) via the auxiliary pins
- Watchpoint Trigger enable of Program and/or Data Trace Messaging
- Auxiliary interface for higher data input/output
- Registers for Program Trace, Ownership Trace, Watchpoint Trigger, and Read/Write Access
- Programmable processor stall function to mitigate message queue overrun risk
- All features controllable and configurable via the JTAG port

#### 7.2 **Software Development Tools**

An Integrated Development Environment (IDE) is available to facilitate the development of embedded applications targeting the MC13224V platform. Features of the IDE include:

- Project management tools and code editor
- Highly optimizing ARM compiler supporting C and C++
- Extensive JTAG and RDI debugger support
- Run-time libraries including source code
- Relocating ARM assembler
- Linker and librarian tools
- Debugger with ARM simulator, JTAG support and support for RTOS-aware debugging on hardware
- RTOS plug-ins available
- Code templates for commonly used code constructs
- Sample projects for evaluation boards
- User and reference guides, both printed and in PDF format
- Context-sensitive online help

The IDE is complemented by the BeeKit TM Wireless Connectivity Toolkit. BeeKit is a stand alone software application targeting Windows® operating systems. BeeKit provides a graphical user interface (GUI) in which users can create, modify, save, and update wireless networking solutions. With the solution explorer property list windows, users can set configuration parameters to control the setup and execution behavior of the wireless link within their application. The configuration parameters can be validated inside BeeKit to ensure all values provided are within acceptable ranges prior to generation of a workspace. All this functionality provides a mechanism for developers to configure and validate their network parameters

MC13224V Product Preview, Rev. 1.0 44 Freescale Semiconductor without having to navigate through multiple source files to configure the same parameters. BeeKit supports Freescale's Simple MAC (SMAC), IEEE 802.15.4-compliant MAC, and the Freescale BeeStack TM.

## 7.3 Development Hardware

Several different development modules and kits will be available to allow evaluation of ZigBee and IEEE 802.15.4 applications. The modules will provide capabilities for Coordinator, Router, and End Device nodes. Reference designs will be available for RF design and low power applications including 2-layer and 4-layer PCBs.

Freescale Semiconductor 45

### **Preliminary Mechanical Diagrams** 8 (Case 1901-01, non-JEDEC)



Figure 14. Mechanical Diagram (1 of 2)



Figure 15. Mechanical Diagram Bottom View (2 of 2)

#### How to Reach Us:

#### Home Page:

www.freescale.com

#### E-mail:

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

**Europe, Middle East, and Africa:** Freescale Halbleiter Deutschland GmbH Technical Information Center

Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

11/2008

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-521-6274 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM7TDMI-S is the trademark of ARM Limited. Freescale Semiconductor, Inc. 2005, 2006, 2007, 2008

