## DALSA

LINE SCAN SENSORS

# DALSA IL-P1-xxxx-B Image Sensors

The IL-P1-xxxx-B sets new line scan standards. Its unprecedented design and fabrication sophistication has produced superior performance: high blue response and low image lag, two taps for high line rates, low-voltage clocks—and DAL-SA's standard 100% fill factor.

## Features

- 2 taps @ 25MHz data rate per tap
- Line rates to 87kHz
- Low voltage clocks (<5V)</li>
- I0μm (H) x 10μm (V) pixels, 100% fill factor
- 512, 1024, or 2048 pixels
- Antiblooming and exposure control



 Highly sensitive, with responsivity reaching I2V/(µJ/cm<sup>2</sup>)

## Description

| Physical Characteristics  | IL-P1-xxxx-B      |
|---------------------------|-------------------|
| Pixel dimensions          | 10µm x 10µm       |
| Active area 10µm x        | 5.1 / 10.2 / 20.5 |
| Active pixels per line    | 512 / 1024 / 2048 |
| Isolation pixels per line | 14                |

| Table 1. IL-P1-xxxx-B Pin | <b>Functional Description</b> |
|---------------------------|-------------------------------|
|---------------------------|-------------------------------|

| Pin            | Symbol | Name                                 |
|----------------|--------|--------------------------------------|
| 1,13           | VLOW   | Low Bias Voltage                     |
| 2,18           | VDD    | Amplifier Supply Voltage             |
| 3              | OSI    | Output Signal I                      |
| 4              | VSET   | Output Node Set Gate Voltage         |
| 5              | CRLAST | Readout Clock, Last storage phase    |
| 6, 22          | CRIS   | Readout Clock, Phase I—Storage Phase |
| 7, 23          | CR2S   | Readout Clock, Phase 2—Storage Phase |
| 8              | TCK    | Transfer Clock                       |
| 9              | PR     | Pixel Reset Clock                    |
| 10             | VPR    | Pixel Reset Drain Voltage            |
| 11, 28         | CRIB   | Readout Clock, Phase I—Barrier Phase |
| 12, 27         | CR2B   | Readout Clock, Phase 2—Barrier Phase |
| 14, 15, 17, 19 | VHIGH  | High Bias Voltage                    |
| 16             | NC     | No Connection                        |
| 20, 21, 26     | VBB    | Substrate Bias Voltage               |
| 24             | VSTOR  | Storage Well Voltage                 |
| 25, 29         | VSS    | Ground Reference                     |
| 30             | OS2    | Output Signal 2                      |
| 31             | VOD    | Output Reset Drain Voltage           |
| 32             | RST    | Output Reset Clock                   |



#### Figure 1. IL-P1-xxxx-B Block Diagram CRIS, CR2S, CRIB, CR2B, CRLAST 51 CCD Readout Shift Register 41 Storage Well with Exposure Control and Reset Structur тск 32 S N Photoelements (10µm x 10µm) 41 32 S 41 VSTOR Storage Well with Expe sure Control and Res PR VDD VPR CCD Readout Shift Register 41 32 S Light-shielded pixels VBB 41 Isolation pixels **OSI** VSET CRIS, CR2S, 512, 1024, or 2048 RST von CRIB, CR2B, CRLAST VSS

## Table 2. # of Clock Drivers Required

| <b>Clock Drivers</b> |       | Min. # Required <sup>1</sup> |       |  |
|----------------------|-------|------------------------------|-------|--|
| Voltage              | Speed | PR <sup>2</sup> off          | PR on |  |
| Low                  | High  | 3                            | 3     |  |
| High                 | Low   | I                            | 2     |  |

 Redundant clock drivers may be required to drive the CCD input capacitance. Refer to Figure 7 for details.

2. PR = Pixel Reset (exposure control).

Relative position of package Pin I

Shielded pixels per line 32

DALSA's IL-PI-xxxx-B series of linear CCD image sensors use proprietary technology to provide two outputs at 25 MHz each. The series employs buried channel CCD shift registers to maximize output speed and reduce noise. The sensor has a dynamic range of >3200:1 and provides output which is linear for the operating range of light input. The IL-PI-xxxx-B's exposure control allows integration times shorter than the readout time. Proprietary DALSA image sensor architecture provides low image lag pixels and high blue response.

The IL-PI-xxxx-B sensor's superior performance makes it ideally suited for applications requiring maximum speed and high resolution, such as:

- High performance document scanning
- Inspection
- Optical character recognition

## **Functional Description**

The IL-PI-xxxx-B sensor is composed of three main functional groups: photodiodes in which the signal charge packets are generated, two CCD readout shift registers,

## Table 3. # of DC Biases Required

| DC Biases  | # Required 1        |       |  |  |
|------------|---------------------|-------|--|--|
| Regulated? | PR <sup>2</sup> off | PR on |  |  |
| Yes        | 10                  | 9     |  |  |
| No         | 3                   | 3     |  |  |

I. Refer to Figure 7 for details.

2. PR = Pixel Reset (exposure control).

and two output amplifiers where the charge packets are converted to voltage pulses.

#### Detection

The IL-P1-xxxx-B series includes sensors with 512, 1024, or 2048 pixels with active imaging area lengths of 5, 10, and 20mm respectively. Photoelements are 10 $\mu$ m square for a photosensitive area of 100 $\mu$ m<sup>2</sup> and a 1:1 aspect ratio. Light incident on these photoelements is converted into charge packets whose size (i.e., number of electrons) is linearly dependent on the light intensity and the integration time. The charge is collected into a separate storage well (VSTOR) adjacent to each photoelement. This helps to minimize both image lag and nonuniformities associated with the use of pixel reset.

With exposure control disabled, integration time is the period between successive pulses of the transfer (TCK) clock. Integration time can be further reduced with electronic exposure control using the pixel reset (PR) clock. The pixel reset clock resets not the photoelements themselves but the storage well adjacent to each photoelement. When PR is clocked, the integration time becomes the duration between the falling edge of the PR clock and the rising edge of the TCK clock.

## **DALSA**

When PR is clocked, the PR pulse must be damped to produce a smooth PR pulse. If PR switches too rapidly, the uniformity of the OSn signals will be affected by the PR clock feedthrough.

Antiblooming is always present when biases fall within the specified operating conditions. By adjusting VSTOR however, the user has the added flexibility of selecting the antiblooming level (the signal level beyond which additional signal charges are drained away). A higher VSTOR bias results in a higher antiblooming level.

### Transfer

The TCK clock controls the transfer of electrons from the storage well into two discrete readout registers for alternating odd/even pixel readout. Transfer is from the storage wells into the CRI phases of the readout registers. The readout registers are then used to serially shift the charge packets to the two high-speed low-noise output amplifiers.

The two readout registers are pseudo-2-phase buriedchannel CCD shift registers. The CR1x and CR2x phases are complements of each other. Each of these two phases has a storage (CRxS) and a barrier (CRxB) gate. The storage and barrier gates of each phase are clocked in phase (i.e., CR1S is clocked in phase with CR1B, and CR2S is clocked in phase with CR2B). The only difference between the storage and barrier phase clocks is the bias levels applied to these clocks. AC-coupling and then DCshifting the CRxS phases will produce the CRxB phases.

The final storage electrode of each readout register is connected separately to CRLAST. CRLAST should be clocked in phase with CRI.

All CR clocks operate with 50% duty cycle.

Unlike CRI and CR2, the CRLAST pin is connected to only two CCD gates, one for each of the two CCD shift registers on each side. Consequently, the CRLAST capacitance is much smaller than the CRI or CR2 capacitance. To prevent CRLAST from switching much faster than CRI and CR2, we recommend that a  $100\Omega$  resistor be connected in series with CRLAST. The CRLAST clock should preferably have a slower rise and fall time than CR1 and CR2.

Additional details on driving the sensor are provided on Figure 7.

### Output

The signal charge packets from the readout shift registers are transferred serially from the last readout gate (CRLAST), over the set gate (VSET), to a floating sense node diffusion. The set gate isolates the sense node diffusion from the last readout gate and the rest of the readout shift register. As signal charge accumulates on the floating node diffusion, the potential of this diffusion decreases. The floating node diffusion is connected to the input of a 2.5-stage low-noise amplifier, producing an output signal voltage on the amplifier output (OSn). The floating diffusion is cleared of signal charge by the reset gate (RST) in preparation for the next signal charge packet. The voltage level of the floating diffusion after each reset is determined by the output reset drain voltage (VOD). AC coupling the output is recommended to eliminate the DC offset.

Each of the output signals (OSn) requires an off-chip load drawing approximately 8mA of load current. If the sensor is running at greater than 35MHz data rate, or if the load capacitance ( $C_{LOAD}$ ) is greater than 10pF, larger load current (up to the 18mA limit) may be required. As the load current increases, the amplifier bandwidth increases. The amplifier can also drive larger capacitive loads when the load current is larger. We recommend however that just enough bandwidth be used since larger bandwidth also results in increased noise.

If an off-chip current load is not available, each of the amplifier outputs (OSn) can be connected to a 1.2k $\Omega$  load resistor. The use of a passive (resistive) load reduces the amplifier gain, resulting in lower responsivity and saturation output signal.

The variations in charge conversion efficiency among the various outputs of the sensor, along with component variations in the drive electronics, result in output gain mismatch. To match outputs, we recommend that the camera electronics incorporate a gain correction of up to 15%.

| Parameter                                                                       | Unit          | Min.  | Max.  |
|---------------------------------------------------------------------------------|---------------|-------|-------|
| Storage Temp                                                                    | °C            | -20   | 80    |
| Operating Temp                                                                  | °C            | -20   | 60    |
| Voltage on CR1x, CR2x, CRLAST, RST, VSET,<br>VSTOR, TCK, PR with respect to VBB | V             | -10   | 18    |
| Voltage on OSn, VDD, VOD, VSS, VPR, VHIGH,<br>VLOW with respect to VBB          | V             | 0     | 18    |
| Voltage on OSn with respect to VSS                                              | V             | VDD-8 | VDD+I |
| Amplifier Load Current (I <sub>LOAD</sub> )                                     | mA per output |       | 20    |

## Table 4. IL-P1-xxxx-B Absolute Maximum Ratings

WARNING: Exceeding these values will void product warranty and may damage the device.



CAUTION! These devices are sensitive to damage from electrostatic discharge (ESD). The leads should be shorted together during storage or handling to prevent damage to the device.

## Table 5. IL-P1-xxxx-B Input/Output Characteristics

| Input Characteristics: Capacitance to VBB <sup>1</sup>   | Unit |     | Typical                             |      |
|----------------------------------------------------------|------|-----|-------------------------------------|------|
|                                                          |      | 512 | 1024                                | 2048 |
| from CRIS, CR2S <sup>1</sup>                             | рF   | 90  | 130                                 | 220  |
| from CR1B, CR2B <sup>2</sup>                             | рF   | 100 | 140                                 | 240  |
| from CRLAST                                              | рF   | 12  | 12                                  | 12   |
| from RST                                                 | рF   | 10  | 10                                  | 10   |
| from PR                                                  | рF   | 40  | 60                                  | 110  |
| from TCK                                                 | рF   | 70  | 110                                 | 200  |
| Output Characteristics:                                  |      |     |                                     |      |
| Output Impedance (R <sub>OUT</sub> ) <sup>4</sup>        | Ω    | 180 | $\Omega \Omega$ with $I_{LOAD} = 8$ | mA   |
| Amplifier Supply Current (I <sub>DD</sub> ) <sup>5</sup> | mA   | 36r | nA with I <sub>LOAD</sub> = 8       | mA   |
| DC Output Offset (VOS) <sup>6</sup>                      | V    | 10  | W with I <sub>LOAD</sub> = 8r       | nA   |

#### Notes:

1. Using IV pk-pk IMHz signal with +5V DC offset.

- 2. The two CRIS pins (pins 6 and 22) are internally connected, as are the two CR2S pins (pins 7 and 23).
- 3. The two CRIB pins (pins 11 and 28) are not internally connected, nor are the two CR2B pins (pins 12 and 27). Capacitance values indicated refer to the total capacitance of the two CRxB pins.
- 4. In general,  $R_{OUT}(\Omega) \simeq 520 * (I_{LOAD})^{-0.5}$ ,  $I_{LOAD}$  in mA.
- 5. In general,  $I_{DD}$  (mA) = 2 \* (10 +  $I_{LOAD}$ ),  $I_{LOAD}$  in mA. 6. In general,  $V_{OFFSET}$  (V) = 0.003 \* ( $I_{LOAD}$ )<sup>2</sup> 0.22 \* ( $I_{LOAD}$ ) + 11.5,  $I_{LOAD}$  in mA.

| Symbol                         | Description                       | Unit | Min.                  | Rec. <sup>1</sup> | Max.                  |
|--------------------------------|-----------------------------------|------|-----------------------|-------------------|-----------------------|
| I <sub>LOAD</sub> <sup>2</sup> | Load current to each output (OSn) | mA   | 7.5                   | 8.0               | 18.0                  |
| VDD                            | Amplifier supply voltage          | V    | 14.0                  | 14.0              | 15.0                  |
| VOD                            | Output reset drain voltage        | V    | 11.0                  | 11.3              | VDD - 2               |
| VSET                           | Output node set gate voltage      | ۷    | CRLAST offset<br>+0.5 | 0                 | CRLAST offset<br>+1.0 |
| VSTOR <sup>3</sup>             | Storage well voltage              | V    | -1                    | 0                 | 0.2                   |
| VPR                            | Pixel reset drain voltage         | V    | 13                    | 14                | 15                    |
| VBB                            | Substrate bias                    | V    | -3                    | -2                | -1                    |
| VLOW <sup>4</sup>              | Low bias voltage                  | V    | VBB                   | 0                 | 0                     |
| VHIGH                          | High bias voltage                 | V    | 13                    | 14                | 15                    |
| VSS                            | Ground Reference                  | V    |                       | 0                 |                       |

## Table 6. IL-P1-xxxx-B DC Operating Conditions

Notes:

 Selecting a bias that deviates significantly from the recommended value can cause the recommended value of another bias to fall outside the Min. and Max. bias range. If this occurs, ignore the recommended value and ensure that each of the biases falls within its own Min. and Max. range.

2.  $I_{LOAD}$  needs to be > 10mA only if  $f_{RST}$  > 35MHz or  $C_{LOAD}$  > 10pF.

3. VSTOR may be adjusted to affect the antiblooming level.  $V_{SAT}$  decreases by ~418mV for every 1.0V reduction in VSTOR.

4. If your implementation uses separate digital and analog grounds, connect VLOW to the digital ground.

| Symbol            | Description                                     |         | Unit | Min.              | Rec.  | Max.             |
|-------------------|-------------------------------------------------|---------|------|-------------------|-------|------------------|
| CRx               | All CR Clocks                                   | swing*  | V    | 4.5               | 5.0   | 6.5              |
| CRxS              | Readout Register Clocks<br>(storage phase)      | offset* | ۷    | 0                 | 0     | 0.5              |
| CRxB              | Readout Register Clocks<br>(barrier phase)      | offset  | ۷    | -(CRx swing)+1.5  | -3.0  | -(CRx swing)+2.5 |
| CRLAST            | Readout Register Clocks<br>(last storage phase) | offset  | ۷    | CRxB offset+1.5   | -0.8  | CRxB offset+2.5  |
| RST               | Reset Clock                                     | offset  | V    | VOD-RST swing-6.8 | -0.5  | 0                |
|                   |                                                 | swing   | V    | 4.8               | 5.5   | 6.5              |
| тск               | Transfer Clock                                  | offset  | V    | VBB               | 0     | 0                |
|                   |                                                 | swing   | V    | VSTOR+5.0         | 8     | 10               |
| PR                | Pixel Reset Clock                               | offset  | V    | 0.5               | 1.2   | 1.5              |
|                   |                                                 | swing   | V    | VSTOR+4.5         | 8     | 10               |
| f <sub>rst</sub>  | Data rate per output                            |         | MHz  |                   | 25    | 40               |
| $f_{DATA}$        | Effective data rate                             |         | MHz  |                   | 50    | 80               |
| f <sub>line</sub> | Line rate                                       | 0512    | kHz  |                   | 87.3  | 137.5            |
|                   |                                                 | 1024    |      |                   | 46. I | 73.1             |
|                   |                                                 | 2048    |      |                   | 23.7  | 37.8             |

## Table 7. IL-P1-xxxx-B AC Operating Conditions

Notes:

 Selecting a bias that deviates significantly from the recommended value can cause the recommended value of another bias to fall outside the Min. and Max. bias range. If this occurs, ignore the recommended value and ensure that each of the biases falls within its own Min. and Max. range.



| Specification                                          |                                                             | Unit                    | Min.    | Тур.       | Max.       |
|--------------------------------------------------------|-------------------------------------------------------------|-------------------------|---------|------------|------------|
| Saturation Output Voltage (VSAT)                       |                                                             | mV                      | 700     | 900        | 1100       |
| rms Noise                                              |                                                             | mV                      |         | 0.28       | 0.31       |
| Wavelength of Peak Responsivit                         | у                                                           | nm                      |         | 700        |            |
| Peak Responsivity                                      |                                                             | V/(µJ/cm <sup>2</sup> ) | 11.0    | 12.0       | 13.5       |
| Dynamic Range                                          |                                                             |                         | 2250:1  | 3200:1     | 3900:1     |
| Charge Conversion Efficiency (C                        | CCE)                                                        | μV/e <sup>-</sup>       | 4.7     | 5.0        | 5.3        |
| Noise Equivalent Exposure (NE                          | E)                                                          | pJ/cm <sup>2</sup>      | 21      | 23         | 28         |
| Saturation Equivalent Exposure                         | (SEE)                                                       | nJ/cm <sup>2</sup>      | 52      | 75         |            |
| Full Well Capacity                                     |                                                             | ke                      | 132     | 180        |            |
| Fixed Pattern Noise (FPN) <sup>1,2</sup>               | PR exposure control disabled<br>PR exposure control enabled | mV<br>mV                |         | 0.5<br>2.0 | 1.0<br>5.0 |
| Photoresponse Non-Uniformity                           | (PRNU) <sup>3,4</sup>                                       | % OS                    |         |            |            |
| PR exposure control disabled 8 pixel local neighborhoo |                                                             |                         |         | 2.2        | 6.0        |
|                                                        | Global                                                      |                         |         | 3.5        | 8.5        |
| PR exposure control enabled                            | 8 pixel local neighborhood                                  |                         |         | 2.5        | 6.5        |
|                                                        | Global                                                      |                         |         | 3.8        | 8.8        |
| Charge Transfer Efficiency (CTE) (readout register)    |                                                             |                         | 0.99999 | 0.999999   |            |
| First Field Lag <sup>5</sup>                           |                                                             | mV                      |         | 11.5       |            |
| Dark Signal, Integration time = $8$                    | 34µs                                                        | mV                      |         | 0.15       | 0.5        |

### Table 8. IL-P1-xxxx-B Performance Specifications

#### Notes:

- I. Maximum peak-to-peak variation of all outputs.
- 2. Due to its general purpose design, DALSA's camera and sensor evaluation hardware provides an output that cannot be used to directly measure low FPN.
- 3. The peak-to-peak variation is measured at ~50% SEE.
- 4. With output gain mismatch correction.
- 5. Lag is measured at VSAT with  $f_{\text{LINE}}$  = 10kHz.

#### Test Conditions:

- Operating temperature = 35°C.
- f<sub>RST</sub> = data rate per output = 25MHz.
- I<sub>LOAD</sub> = 8mA.
- C<sub>LOAD</sub> = 10pF.
- Tungsten halogen light source, black body color temperature 3200K, filtered with 750nm IR cutoff filter.
- See Sensor Measurement Definitions (doc# 03-36-00149) for specification definitions.

#### Life Support Applications

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. DALSA customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify DALSA for any damages resulting from such improper use or sale.



## Figure 2. Performance Measurements

## Table 9. IL-P1-xxxx-B Timing Parameters

| Symbol          | Description                              | Unit   | Min.            | Rec.                                 | Max.                                 |
|-----------------|------------------------------------------|--------|-----------------|--------------------------------------|--------------------------------------|
| t <sub>CR</sub> | Period of CRx clocks                     |        |                 |                                      |                                      |
| tl              | Integration time (PR disabled)           |        |                 |                                      |                                      |
| t <sub>2</sub>  | Integration time (PR enabled)            |        |                 |                                      |                                      |
| t <sub>3</sub>  | TCK to first valid pixel                 | pixels | 23              |                                      | 23                                   |
| t <sub>4</sub>  | Overclock pixels                         | pixels | 0               | 23                                   |                                      |
| t <sub>5</sub>  | CRxB falling edge to CRxS falling edge   | ns     | 0               | 0                                    | 0.25t <sub>CR</sub>                  |
| t <sub>6</sub>  | CRIB falling edge to CRLAST falling edge | ns     | 0               | 0                                    | 0.25t <sub>CR</sub>                  |
| t <sub>7</sub>  | TCK high overlap with CRIS high          | ns     | 200             | 300                                  |                                      |
| t <sub>8</sub>  | TCK falling edge to CRIS falling edge    | ns     | 2               |                                      |                                      |
| t9              | CRLAST rising to RST rising edge         | ns     | 0               | 0.5t <sub>CR</sub> - t <sub>II</sub> | 0.5t <sub>CR</sub> - t <sub>11</sub> |
| t <sub>IO</sub> | RST falling edge to CRLAST falling edge  | ns     | 0               | 0                                    | 0.5t <sub>CR</sub> -t <sub>11</sub>  |
| t <sub>II</sub> | RST pulse width (FWHM) <sup>1</sup>      | ns     | 5               | 5                                    | 0.25t <sub>CR</sub>                  |
| t <sub>12</sub> | CR1x and CR2x rise and fall time         | ns     | 2               | 5                                    | 0.25t <sub>CR</sub>                  |
| t <sub>I3</sub> | CRLAST rise and fall time                | ns     | t <sub>12</sub> | t <sub>12</sub> + 1                  | 0.25t <sub>CR</sub>                  |
|                 |                                          |        |                 |                                      |                                      |

Notes:

I. Full Width Half Maximum



Figure 4. IL-P1-xxxx-B Detailed Readout Register Timing







03-36-00134-07 www.dalsa.com DALSA Corp.: Phone: 519-886-6000 Fax: 519-886-8023 DALSA EUROPE: Phone: +49-8142-46770 Fax: +49-8142-467746



## Figure 6. IL-P1-xxxx-B Readout Register Timing



IL-P1-xxxx-B Line Scan Sensors



## Figure 7. IL-P1-xxxx-B Sensor Operation Connections

03-36-00134-07 www.dalsa.com



## Notes to Figure 7.

- 1. Clock drivers are designed to drive only up to a maximum capacitance ( $C_{MAX}$ ) at a given clock frequency. If the total capacitances of CRLAST, CR1S, and CR1B (see Table 5) exceed  $C_{MAX}$ , more than one CR1 driver is required.
- 2. Clock drivers are designed to drive only up to a maximum capacitance ( $C_{MAX}$ ) at a given clock frequency. If the total capacitances of CR2S and CR2B (see Table 5) exceed  $C_{MAX}$ , more than one CR2 driver is required.
- 3. Both pins should be connected to clock drivers, though not necessarily to the same clock driver. If more than one clock driver is used, it is acceptable to drive each pin from separate drivers.
- 4. Although the sensors are sufficiently robust that the rise and fall times of CRxS and CRxB do not need to be very closely matched, performance is more optimal if attempts are made to match the CRxS and CRxB rise and fall times. If more than one CRx clock driver is used, time constants are more closely matched if the sensor is driven using either one of the following configurations:
- a. Drive the CRxS pins with n CRx drivers. Tie the CRxB pins together. Drive the CRxB pins with a separate set of n CRx drivers.
- b. Drive the CRxS pins with 2n CRx drivers. Drive each CRxB pin separately with separate sets of n CRx drivers.
- c. Connect a 10Ω resistor in series with CRxS. Drive the CRxS pins with n CRx clock drivers. Connect a 20Ω resistor in series with each CRxB pin. Drive each CRxB pin with separate sets of n CRx drivers. Note that the CRxS pins are internally connected together, while the CRxB pins are not.
- 5. CRLAST should not have a fall time that is much faster than the fall time of CRIB. Unlike CRIB however, the CRLAST pin is connected to only two CCD gates, one for each of the CCD shift registers. Consequently, the CRLAST capacitance is much smaller than the CR2B capacitance. This is not an issue if the CRLAST clock is tapped from CRI. However, if CRLAST is being driven from a separate driver, we recommend that a 150Ω resistor be connected in series with CRLAST.
- 6. Need to source  $I_{DD} = 2 * (10 + I_{LOAD}) \text{ mA}$ .
- 7. May have an optional antiblooming level adjustment.

ISO 9001 DALSA maintains a registered quality system meeting the ISO 9001 standard.



## Figure 8. IL-P1-xxxx-B Package Dimensions

03-36-00134-07 www.dalsa.com DALSA Corp.: Phone: 519-886-6000 Fax: 519-886-8023 DALSA EUROPE: Phone: +49-8142-46770 Fax: +49-8142-467746 **13** ISO 9001



- 1.8±0.1

2.5±0.3-

26.7±0.1 (P=1.8 x 15)