LT1468-2

## feATURES

- Stable in Gain $A_{V} \geq 2\left(A_{V}=-1\right)$
- 200MHz Gain Bandwidth Product
- 30V/us Slew Rate
- Settling Time: 800 ns (10V Step, $150 \mu \mathrm{~V}$ )
- Specified at $\pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ Supplies
- Low Distortion, -96.5 dB for $100 \mathrm{kHz}, 10 \mathrm{~V}_{\mathrm{p}-\mathrm{P}}$
- Maximum Input Offset Voltage: $75 \mu \mathrm{~V}$
- Maximum Input Offset Voltage Drift: $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Maximum (-) Input Bias Current: 10nA
- Minimum DC Gain: 1000V/mV
- Minimum Output Swing into $2 \mathrm{k}: \pm 12.8 \mathrm{~V}$
- Input Noise Voltage: $5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- Input Noise Current: $0.6 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- Total Input Noise Optimized for 1 k < $\mathrm{R}_{\mathrm{S}}<20 \mathrm{k}$
- Available in an 8-Lead Plastic SO Package and 8-Lead DFN Package


## APPLICATIONS

- 16-Bit DAC Current-to-Voltage Converter
- Precision Instrumentation
- ADC Buffer
- Low Distortion Active Filters
- High Accuracy Data Acquisition Systems
- Photodiode Amplifiers


## DESCRIPTIOn

The LT® ${ }^{\circledR}$ 468-2 is a precision high speed operational amplifier with 16-bit accuracy, decompensated to be stable in a gain of 2 or greater. The combination of precision and AC performance makes the LT1468-2 the optimum choice for high accuracy applications such as DAC current-to-voltage conversion and ADC buffers. The initial accuracy and drift characteristics of the input offset voltage and inverting input bias current are tailored for inverting applications.

The 200MHz gain bandwidth ensures high open-loop gain at frequency for reducing distortion. In noninverting applications such as an ADC buffer, the low distortion and DC accuracy allow full 16-bit AC and DC performance. The high slew rate of the LT1468-2 improves large-signal performance in applications such as active filters and instrumentation amplifiers compared to other precision op amps.

The LT1468-2 is specified on power supply voltages of $\pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ and from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. For a unity-gain stable op amp with same DC performance, see the LT1468 datasheet.
$\boldsymbol{\Omega}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION

16-Bit DAC I-to-V Converter
 SETTLING TIME TO $150 \mu \mathrm{~V}=1.6 \mu \mathrm{~s}$
SETTLING LIMITED BY 6k AND 20pF TO COMPENSATE DAC OUTPUT CAPACITANCE

## Large Signal Transient, $A_{V}=-1$



200ns/DIV

## LT1468-2

## ABSOLUTE MAXIMUM RATINGS (Note 1)

Total Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) $\qquad$
Maximum Input Current (Note 2) $\qquad$ Output Short-Circuit Duration (Note 3)........... Indefinite Operating Temperature Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Specified Temperature Range (Note 4) $\ldots . .-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Junction Temperature ....................................... $150^{\circ} \mathrm{C}$ Storage Temperature Range................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) for S8 Only $300^{\circ} \mathrm{C}$

## PIn CONFIGURATIOn



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | SPECIFIED TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LT1468CS8-2\#PBF | LT1468CS8-2\#TRPBF | 14682 | 8 -Lead Plastic Small Outline | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LT1468IS8-2\#PBF | LT1468IS8-2\#TRPBF | 14682 | 8 -Lead Plastic Small Outline | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LT1468ACDD-2\#PBF | LT1468ACDD-2\#TRPBF | LDSY | 8-Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LT1468AIDD-2\#PBF | LT1468AIDD-2\#TRPBF | LDSY | 8 8-Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LT1468CDD-2\#PBF | LT1468CDD-2\#TRPBF | LDSY | 8 8-Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LT1468IDD-2\#PBF | LT1468IDD-2\#TRPBF | LDSY | 8 -Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

ELECTRICAL CHARACTERIST|CS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$ unless otherwise noted.


ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | $V_{\text {SUPPLY }}$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IB}^{-}$ | Inverting Input Bias Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | 3 | $\pm 10$ | nA |
| $\mathrm{IB}^{+}$ | Noninverting Input Bias Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | -10 | $\pm 40$ | nA |
|  | Input Noise Voltage | 0.1 Hz to 10 Hz | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | 0.3 |  | $\mu \mathrm{V}_{\text {P-P }}$ |
| $e_{n}$ | Input Noise Voltage | $\mathrm{f}=10 \mathrm{kHz}$ | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | 5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{i}_{n}$ | Input Noise Voltage | $\mathrm{f}=10 \mathrm{kHz}$ | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | 0.6 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | $\mathrm{V}_{\mathrm{CM}}= \pm 12.5 \mathrm{~V}$ <br> Differential | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 15 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 50 \end{aligned}$ | $\begin{aligned} & 240 \\ & 150 \end{aligned}$ |  | $M \Omega$ $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | $\pm 15 \mathrm{~V}$ |  | 4 |  | pF |
|  | Input Voltage Range + |  | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 12.5 \\ 2.5 \end{gathered}$ | $\begin{gathered} 13.5 \\ 3.5 \end{gathered}$ |  | V |
|  | Input Voltage Range - |  | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \hline-14.3 \\ -4.3 \end{gathered}$ | $\begin{gathered} \hline-12.5 \\ -2.5 \end{gathered}$ | V |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}= \pm 12.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \hline 96 \\ & 96 \end{aligned}$ | $\begin{aligned} & 110 \\ & 112 \end{aligned}$ |  | dB dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{S}= \pm 4.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | 100 | 112 |  | dB |
| AVOL | Large-Signal Voltage Gain | $\begin{aligned} & V_{\text {OUT }}= \pm 12.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & V_{\text {OUT }}= \pm 12.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \\ & V_{\text {OUT }}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 1000 \\ 500 \end{gathered}$ | $\begin{aligned} & 9000 \\ & 5000 \\ & 6000 \\ & 3000 \end{aligned}$ |  | $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{V}_{\text {OUT }}$ | Output Swing | $\begin{aligned} & R_{L}=10 k \\ & R_{L}=2 k \\ & R_{L}=10 \mathrm{k} \\ & R_{L}=2 \mathrm{k} \end{aligned}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 13.0 \\ \pm 12.8 \\ \pm 3.0 \\ \pm 2.8 \end{gathered}$ | $\begin{gathered} \pm 13.6 \\ \pm 13.5 \\ \pm 3.6 \\ \pm 3.5 \end{gathered}$ |  | V V V V |
| IOUT | Output Current | $\begin{aligned} & V_{\text {OUT }}= \pm 12.5 \mathrm{~V} \\ & V_{\text {OUT }}= \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \pm 15 \\ & \pm 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 22 \\ & \pm 22 \end{aligned}$ |  | mA mA |
| ISC | Short-Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}= \pm 0.2 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ | $\pm 25$ | $\pm 40$ |  | mA |
| SR | Slew Rate | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ (Note 5) | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \\ & 15 \end{aligned}$ | $\begin{aligned} & 30 \\ & 22 \end{aligned}$ |  | V/ $/ \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ |
|  | Full-Power Bandwidth | 10V Peak, (Note 6) 3V Peak, (Note 6) | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \hline 475 \\ 1160 \end{gathered}$ |  | $\begin{aligned} & \hline \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| GBW | Gain Bandwidth | $f=100 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 140 \\ & 130 \end{aligned}$ | $\begin{aligned} & 200 \\ & 190 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {s }}$ | Settling Time | 10 V Step, $0.01 \%, A_{V}=-1$ 10 V Step, $150 \mu \mathrm{~V}, \mathrm{~A}_{V}=-1$ 5 V Step, $0.01 \%, A_{V}=-1$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 650 \\ & 800 \\ & 550 \end{aligned}$ |  | ns ns ns |
| $\mathrm{R}_{0}$ | Output Resistance | $A_{V}=-1, f=100 \mathrm{kHz}$ | $\pm 15 \mathrm{~V}$ |  | 0.02 |  | $\Omega$ |
| IS | Supply Current |  | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 3.9 \\ & 3.6 \end{aligned}$ | $\begin{aligned} & 5.2 \\ & 5.0 \end{aligned}$ | mA mA |

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | $\mathrm{V}_{\text {SUPPLY }}$ |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | S8 Package | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ |  |  | $\begin{aligned} & 150 \\ & 250 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  |  | LT1468A, DD Package | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ |  |  | $\begin{aligned} & 150 \\ & 250 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  |  | LT1468, DD Package | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & 300 \\ & 400 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| 14682fa |  |  |  |  |  |  |  |  |

## LT1468-2

ELECTRICAL CHARACTERISTICS The © denotes the speciifications which apply vere the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C} .0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | $V_{\text {SUPPLY }}$ |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Input Vos Drift | (Note 7) | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  | 0.7 | 2.0 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IOS | Input Offset Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  |  | 65 | nA |
|  | Input Offset Current Drift |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 60 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{IB}^{-}$ | Inverting Input Bias Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 15$ | nA |
|  | Negative Input Current Drift |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 40 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{IB}^{+}$ | Noninverting Input Bias Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 50$ | nA |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & V_{C M}= \pm 12.5 \mathrm{~V} \\ & V_{C M}= \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ | $\begin{aligned} & 94 \\ & 94 \end{aligned}$ |  |  | dB dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | $\bullet$ | 98 |  |  | dB |
| AVOL | Large-Signal Voltage Gain | $\begin{aligned} & V_{\text {OUT }}= \pm 12.5 \mathrm{~V}, R_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 12.5 \mathrm{~V}, R_{\mathrm{L}}=2 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 500 \\ & 250 \\ & 500 \\ & 250 \end{aligned}$ |  |  | $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ |
| V OUT | Output Swing | $\begin{aligned} & \hline \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} \pm 12.9 \\ \pm 12.7 \\ \pm 2.9 \\ \pm 2.7 \end{gathered}$ |  |  | V V V V |
| IOUT | Output Current | $\begin{aligned} & V_{\text {OUT }}= \pm 12.5 \mathrm{~V} \\ & V_{\text {OUT }}= \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ | $\begin{aligned} & \pm 12.5 \\ & \pm 12.5 \end{aligned}$ |  |  | mA mA |
| ISC | Short-Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}= \pm 0.2 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ | $\bullet$ | $\pm 17$ |  |  | mA |
| SR | Slew Rate | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ (Note 5) | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ | $\begin{aligned} & 18 \\ & 13 \end{aligned}$ |  |  | V/ $/ \mathrm{S}$ |
| GBW | Gain Bandwidth | $f=100 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 130 \\ & 120 \end{aligned}$ | $\begin{aligned} & 200 \\ & 190 \end{aligned}$ |  | $\mathrm{MHz}$ |
| Is | Supply Current |  | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ |  |  | $\begin{aligned} & 6.5 \\ & 6.3 \end{aligned}$ | mA |

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | $V_{\text {SUPPLY }}$ |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vos | Input Offset Voltage | S8 Package | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & 230 \\ & 330 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |
|  |  | LT1468A, DD Package | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & 230 \\ & 330 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |
|  |  | LT1468, DD Package | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & 400 \\ & 500 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |
|  | Input $\mathrm{V}_{\text {OS }}$ Drift | (Note 7) | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  | 0.7 | 2.5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Ios | Input Offset Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  |  | 80 | nA |
|  | Input Offset Current Drift |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 120 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{IB}^{-}$ | Inverting Input Bias Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 30$ | nA |
|  | Negative Input Current Drift |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 80 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{IB}^{+}$ | Noninverting Input Bias Current |  | $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 60$ | nA |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & V_{C M}= \pm 12.5 \mathrm{~V} \\ & V_{\mathrm{CM}}= \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ | $\begin{aligned} & 92 \\ & 92 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{S}= \pm 4.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | $\bullet$ | 96 |  |  | dB |

ELECTRICPL CHARACTERISTICS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} .40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | $V_{\text {SUPPLY }}$ |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AVOL | Large-Signal Voltage Gain | $\begin{aligned} & V_{\text {OUT }}= \pm 12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ | $\begin{aligned} & 300 \\ & 150 \\ & 300 \\ & 150 \end{aligned}$ |  |  | $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ |
| V OUT | Output Swing | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ | $\begin{gathered} \pm 12.8 \\ \pm 12.6 \\ \pm 2.8 \\ \pm 2.6 \end{gathered}$ |  |  | V V V V |
| Iout | Output Current | $\begin{aligned} & V_{\text {OUT }}= \pm 12.5 \mathrm{~V} \\ & V_{\text {OUT }}= \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \pm 15 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & \pm 7 \\ & \pm 7 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| ISC | Short-Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}= \pm 0.2 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ | $\bullet$ | $\pm 12$ |  |  | mA |
| SR | Slew Rate | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ (Note 5) | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ | $\begin{aligned} & \hline 15 \\ & 11 \end{aligned}$ |  |  | $\mathrm{V} / \mathrm{\mu s}$ V/ $\mu \mathrm{s}$ |
| GBW | Gain Bandwidth | $f=100 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ | $\begin{aligned} & 110 \\ & 100 \end{aligned}$ | $\begin{aligned} & 200 \\ & 190 \end{aligned}$ |  | $\overline{\mathrm{MHz}}$ $\mathrm{MHz}$ |
| Is | Supply Current |  | $\begin{gathered} \pm 15 \mathrm{~V} \\ \pm 5 \mathrm{~V} \end{gathered}$ | $\bullet$ |  |  | $\begin{aligned} & 7.0 \\ & 6.8 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The inputs are protected by back-to-back diodes and two $100 \Omega$ series resistors. If the differential input voltage exceeds 0.7 V , the input current should be limited to 10 mA . Input voltages outside the supplies will be clamped by ESD protection devices and input currents should also be limited to 10 mA .
Note 3: A heat sink may be required to keep the junction temperature below absolute maximum when the output is shorted indefinitely.

Note 4: The LT1468C-2 is guaranteed to meet specified performance from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ and is designed, characterized and expected to meet these extended temperature limits, but is not tested at $-40^{\circ} \mathrm{C}$ and at $85^{\circ} \mathrm{C}$. The LT1468I-2 is guaranteed to meet the extended temperature limits.
Note 5 : Slew rate is measured between $\pm 8 \mathrm{~V}$ on the output with $\pm 12 \mathrm{~V}$ input for $\pm 15 \mathrm{~V}$ supplies and $\pm 2 \mathrm{~V}$ on the output with $\pm 3 \mathrm{~V}$ input for $\pm 5 \mathrm{~V}$ supplies.
Note 6: Full power bandwidth is calculated from the slew rate measurement: $\mathrm{FPBW}=\mathrm{SR} / 2 \pi \mathrm{~V}_{\mathrm{P}}$
Note 7: This parameter is not $100 \%$ tested.

## TYPICAL PGRFORMANCE CHARACTERISTICS



14682 G01

Input Common Mode Range vs Supply Voltage


Input Bias Current vs Input Common Mode Voltage


## LT1468-2

## TYPICAL PERFORMANCE CHARACTERISTICS





14682605
Open-Loop Gain vs Resistive Load


Output Voltage Swing vs Load Current


14682 G11

Open-Loop Gain vs Temperature


## Output Short-Circuit Current vs Temperature



## TYPICAL PERFORMANCE CHARACTERISTICS



## APPLICATIONS INFORMATION

The LT1468-2 may be inserted directly into many operational amplifier applications improving both DC and AC performance, provided that the nulling circuitry is removed. The suggested nulling circuit for the LT1468-2 is shown below.


## Gain of 2 Stable

The LT1468-2 is a decompensated version of the LT1468. The precision DC performance is identical, but the internal compensation capacitors have been reduced to a point where the op amp needs a gain of 2 or greater in order to be stable.

In general, for applications where the gain around the op amp is $\geq 2$, the decompensated version should be used, because it will give the best AC performance. In applications where the gain is $<2$, the unity-gain stable version should be used.

The appropriate way to define the 'gain' is as the inverse of the feedback ratio from output to differential input, including all relevant parasitics. Moreover, as with all feedback loops, the stability of the loop depends on the value of that feedback ratio at frequencies where the total loop-gain would cross unity. Therefore, it is possible to have circuits in which the gain at DC is lower than the gain at high frequency, and these circuits can be stable even with a non unity-gain stable op amp. An example is many current-output DAC buffer applications.

## Layout and Passive Components

The LT1468 requires attention to detail in board layout in order to maximize DC and AC performance. For best AC results (for example fast settling time) use a ground plane, short lead lengths, and RF-quality bypass capacitors $(0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F})$ in parallel with low ESR bypass capacitors ( $1 \mu \mathrm{Fto} 10 \mu \mathrm{~F}$ tantalum). For best DC performance, use "star" grounding techniques, equalize input trace lengths
and minimize leakage (i.e., $1.5 \mathrm{G} \Omega$ of leakage between an input and a 15 V supply will generate 10 nA -equal to the maximum $\mathrm{I}_{\mathrm{B}}^{-}$specification.)

Board leakage can be minimized by encircling the input circuitry with a guard ring operated at a potential close to that of the inputs. For inverting configurations tie the ring to ground, in noninverting connections tie the ring to the inverting input (note the input capacitance will increase which may require a compensating capacitor as discussed below.)
Microvolt level error voltages can also be generated in the external circuitry. Thermocouple effects caused by temperature gradients across dissimilar metals at the contacts to the inputs can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short, and the two input leads should be as close together as possible and maintained at the same temperature.
Make no connection to Pin 8. This pin is used for factory trim of the inverting input current.

The parallel combination of the feedback resistor and gain setting resistor on the inverting input can combine with the input capacitance to form a pole that can cause peaking or even oscillations. A feedback capacitor of the value:

$$
C_{F}=\left(R_{G}\right)\left(C_{I N} / R_{F}\right)
$$

may be used to cancel the input pole and optimize dynamic performance. For applications where the DC noise gain is one, and a large feedback resistor is used, $C_{F}$ should be less than or equal to one half of $\mathrm{C}_{\mathrm{IN}}$. An example would be a DAC I-to-V converter as shown on the front page of this data sheet where the DAC can have many tens of pF of output capacitance.

Nulling Input Capacitance


## APPLICATIONS INFORMATION

## Input Considerations

Each input of the LT1468-2 is protected with a $100 \Omega$ series resistor and back-to-back diodes across the bases of the input devices. If the inputs can be pulled apart, the input current should be limited to less than 10 mA with an external series resistor. Each input also has two ESD clamp diodes-one to each supply. If an input is driven above the supply, limit the current with an external resistor to less than 10 mA .

The LT1468-2 employs bias current cancellation at the inputs. The inverting input current is trimmed atzero common mode voltage to minimize errors in inverting applications such as I-to-V converters. The noninverting input current is not trimmed and has a wider variation and therefore a larger maximum value. As the input offset current can be greater than either input current, the use of balanced source resistance is NOT recommended as it actually degrades DC accuracy and also increases noise.

The input bias currents vary with common mode voltage as shown in the Typical Performance Characteristics. The cancellation circuitry was not designed to track this common mode voltage because the settling time would have been adversely affected.

The LT1468 inputs can be driven to the negative supply and to within 0.5 V of the positive supply without phase reversal. As the input moves closer than 0.5 V to the positive supply, the output reverses phase.

## Total Input Noise

The curve of Total Noise vs Unmatched Source Resistance in the Typical Performance Characteristics shows that with source resistance below 1k, the voltage noise of the amplifier dominates. In the 1 k to 20k region the increase in noise is due to the source resistance. Above 20k the input current noise component is larger than the resistor noise.

## Input Stage Protection



## SImPLIFIED SCHEMATIC



## LT 1468-2

## PACKAGE DESCRIPTION

S8 Package
8-Lead Plastic Small Outline (Narrow 0.150)
(LTC DWG \# 05-08-1610)


NOTE:

1. DIMENSIONS IN $\frac{\text { INCHES }}{\text { (MILLIMETERS) }}$
2. DRAWING NOT TO SCALE
3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" ( 0.15 mm )
5080303

DD Package
8-Lead (3mm $\times 3 \mathrm{~mm}$ ) Plastic DFN
(LTC DWG \# 05-08-1210)


## revision history

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $10 / 09$ | Change to Both Packages in Pin Configuration | 2 |

## LT 1468-2

## TYPICAL APPLICATION

## 16-Bit ADC Buffer



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1167 | Precision Instrumentation Amplifier | Single Resistor Gain Set, 0.04\% Max Gain Error, 10ppm Max Gain Nonlinearity |
| LT1468 | Single 200MHz, 30V/ $/$ s, 16-Bit Accurate $A_{V} \geq 20 \mathrm{p}$ Amp | $75 \mu \mathrm{~V} \mathrm{~V}_{\text {OS(MAX) }}$ |
| LT1468-2 | Single 90MHz, 22V/ $/ \mathrm{s}$, 16-Bit Accurate Op Amp | $75 \mu \mathrm{~V} \mathrm{~V}_{\text {OS(MAX) }}$ |
| LT1469 | Dual 200MHz, 30V/us, 16-Bit Accurate $\mathrm{A}_{\mathrm{V}} \geq 2$ Op Amp | $75 \mu \mathrm{~V} \mathrm{VOS}_{\text {(MAX) }}$ |
| LT1469-2 | Dual 90MHz, 22V/us, 16-Bit Accurate Op Amp | $75 \mu \mathrm{~V} \mathrm{~V}_{\text {OS(MAX) }}$ |
| LTC1595/LTC1596 | 16-Bit Serial Multiplying Iout DACs | $\pm 1$ LSB Max INL/DNL, Low Glitch, DAC8043 16-Bit Upgrade |
| LTC1597 | 16-Bit Parallel Multiplying Iout DAC | $\pm 1$ LSB Max INL/DNL, Low Glitch, On-Chip Bipolar Resistors |
| LTC1604 | 16-Bit, 333ksps Sampling ADC | $\pm 2.5 \mathrm{~V}$ Input, SINAD $=90 \mathrm{~dB}, \mathrm{THD}=-100 \mathrm{~dB}$ |
| LTC1605 | Single 5V, 16-Bit, 100ksps Sampling ADC | Low Power, $\pm 10 \mathrm{~V}$ Inputs, Parallel/Byte Interface |

