**TENTATIVE** TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # TC9270F, TC9270N ## ∑-∆MODULATION SYSTEM DA CONVERTER WITH A BUILT-IN DIGITAL ATTENUATOR DIGITAL FILTER TC9270F, TC9270N are a 2'nd order $\Sigma$ - $\Delta$ modulation system 1-bit DA converter with a built-in 8 times over sampling FIR type digital filter developed for digital audio equipment. As the de-empahsis filter has been incorporation, it is possible to construct small the digital filter ~ the analog output unit at a low price. #### **FEATURES** - Built-in 8 times over-sampling FIR type digital filter. - Over sampling ratio (OSR) of $\Sigma$ - $\Delta$ modulation circuit is 384fs or 256fs. - Built-in digital de-emphasis filter. - Permits microcontrollers to attenuate output levels (128 steps) during serial mode. - Simultaneous outputs L-ch and R-ch. - Compatible with double speed operation. - Built-in Digital 0 Detection. - Pin of OSCE can be stopped system clock. - Characteristics of the digital filter and DA converter are as follows. #### **DIGITAL FILTER** | | DIGITAL FILTER | PASS-BAND<br>RIPPLE | TRANSIENT<br>BAND WIDTH | STOP-BAND<br>SUPPRESSION | |------------------------|----------------|---------------------|-------------------------|--------------------------| | Standard Operation | 8fs | ± 0.003dB | 20k~24.1kHz | – 68dB | | Double Speed Operation | 4fs | ± 0.05dB | 20k~24.1kHz | – 40dB | #### **DA CONVERTER** | | OSR | NOISE DISTORATION | S/N RATIO | |------------------------|-------|-------------------|-------------| | Standard Operation | 384fs | – 90dB (TYP) | 100dB (TYP) | | Double Speed Operation | 192fs | – 87dB (TYP) | 98dB (TYP) | • 2 kinds of package, Pin 28 flat package and Pin 28 DIP shrunk package. Weight SOPŽ8-P-450-1.27 : 0.8g (Typ.) SDIP28-P-400-1.78 : 2.2g (Typ.) #### **PIN CONNECION** #### **BLOCK DIAGRAM** ## **DESCRIPTION OF PIN FUNCTIONS** | No. | SYMBOL | 1/0 | FUNCTION & OPERATION | REMARKS | |-----|--------|-----|-------------------------------------------------------------------------|--------------------| | 1 | P/S | ı | Parallel control, serial control, switching pin. | Pull-up resistance | | 2 | RZ | 0 | R-ch digital "0" detection output pin. | r an ap resident | | 3 | TEST | ī | Test pin. Normally, use at "H". | Pull-up resistance | | 4 | VDA | _ | Analog power supply pin. | • | | 5 | RO | 0 | R-ch data forward output pin. | | | 6 | RO | 0 | R-ch data reverse output pin. | | | 7 | GNDA | _ | Analog ground pin. | | | 8 | GNDA | _ | Analog ground pin. | | | 9 | ĪŌ | 0 | L-ch data reverse output pin. | | | 10 | LO | 0 | L-ch data forward output pin. | | | 11 | VDA | | Analog power supply pin. | | | 12 | GNDX | | Crystal oscillator ground Pin. | | | 13 | ΧI | ı | Crystal oscillator connection pin. | | | 14 | | 0 | Connect to a crystal oscillator, generates needed frequency | | | | for | | for the system. | XI XO | | 15 | VDX | _ | Crystal oscillator power supply pin. | | | 16 | GNDD | _ | Digtal ground pin. | | | 17 | С | ı | Clock Select pin. "L"; 256fs, "H"; 384fs. | Pull-up resistance | | 18 | LZ | 0 | L-ch digital "0" detection output pin. | | | 19 | MCK | 0 | System clock output pin. | | | 20 | LATCH | ı | Serial mode : Data latch signal input pin. | Pull-up resistance | | | (EM1) | | Parallel mode: De-emphasis filter mode select pin. | • | | 21 | SHIFT | ı | Serial mode : Shift clock input pin. | Pull-up resistance | | | (EM2) | | Parallel mode: De-emphasis filter mode select pin. | • | | 22 | ATT | ı | Serial mode: Data input pin. | Pull-up resistance | | | (MUTE) | | Parallel mode: Soft mute cantrol pin. ("H" Soft mute ON) | Dull un nociotomos | | 23 | OSCE | | System clock control pin. "L": System clock stop | Pull-up resistance | | 24 | RESET | | Reset pin. "L": Reset $\Sigma$ - $\Delta$ circuit and ATT data 00 (HEX) | Pull-up resistance | | 25 | DATA | | Audio data input pin. | | | 26 | BCK | | Bit clock input pin. | | | 27 | LRCK | 1 | LR clock input pin. | | | 28 | VDD | _ | Digital power supply pin. | | #### **OPERATION DESCRIPTION FOR EACH BLOCK** #### 1. CRYSTAL OSCILLATION CIRCUIT AND TIMING GENERATOR Clock required for internal operation can be generated when crystal and capacitors are connected as shown in FIG.1 So external system clock signal may be applied to the X1 terminal at Pin 13. However are must be taken in using system clock since the S/N ratio and noise distortion performance can be greatly affected by Jitter, rise and fall characteristics…etc. of system clock. Use crystal with Low CI value and quick response. FIG.1 Configuration of crystal oscillation circuit The timing generator generates the timing signal for digital filter, digital attenuator, de-emphasis filter $\Sigma$ - $\Delta$ demodulator circuit. | C (Pin 17) | XI INPUT CLOCK | |------------|----------------| | L | 256fs | | Н | 384fs | Internal system clock can be stopped by OSCE pin but output of DAC will become unstable. | OSCE (Pin 23) | SYSTEM CLOCK | |---------------|------------------| | L | Stop | | Н | Normal operation | #### 2. DATA INPUT CIRCUIT Data and LRCK are taken into the shift register at the leading edge of BCK. As shown in the following timing example, it is necessary to input data and LRCK synchronized with the falling edge of BCK. In parallel mode $(P/\overline{S} = "H")$ , input data length is fixed to 16 bits. In serial mode $(P/\overline{S} = "L")$ , input data length can be selected to 16, 18, or 20bits. FIG.2a Example of input timing diagram (16 bit Input) If BCK is 48fs or 64fs, please input DATA as follows. FIG.2b Example of input timing diagram (16 bit input) When BCK = 48fs or 64fs. ## 3. DIGITAL FILTER, DE-EMPHASIS FILTER Foldover noise component outside the band is removed by the 8 times over-sampling FIR type digital filter. The construction and basic characteristic of the digital filter are changed by the standard and double speed operations. ### Standard operation Double speed operation Input data Input data 2X over-sampling 2X over-sampling FIR type digital filter FIR type digital filter (93taps) (45taps) De-emphasis De-emphasis IIR type digital filter IIR type digital filter 4X over-sampling 2X over-sampling FIR type digital filter FIR type digital filter (33taps) (25taps) 8X over-sampling 4X over-sampling Digitally filtered data Digitally filtered data FIG.3 Construction of digital filter Table-1 Basic characteristics of digital filter (fs = 44.1kHz) | MODE | PASS-BAND<br>RIPPLE | TRANSIENT<br>BAND WIDTH | STOP-BAND<br>SUPPRESSION | |------------------------|---------------------|-------------------------|--------------------------| | Standard operation | ±0.003dB | 20.0k~24.1kHz | – 68dB | | Double speed operation | ± 0.05dB | 20.0k~24.1kHz | – 40dB | ## Digital filter frequency characteristics ## • Standard operation FIG4. Frequency characteristics (stop band) FIG5. Frequency characteristics (pass band) ## • Double speed operation FIG6. Frequency characteristics (stop band) FIG7. Frequency characteristics (pass band) The built-in digital de-emphasis circuit can be set to coup with sampling frequency of 32kHz, 44.1kHz, and 48kHz. The selection is done as shown in the following table. Table.2 Truth table for de-emphasis filter selection | LATCH (EM1) | Н | Н | L | L | | |------------------|------|-----|----|----|-------| | SHIFT (EM2) | Н | L | Н | L | | | MODE (fs SELECT) | 44.1 | OFF | 48 | 32 | (kHz) | Since the de-emphasis filter is a digital circuit, resistors, capacitors, and analog switches are not requided. Filter construction is shown below. $\begin{array}{c|c} & G(j\omega) \\ \hline & 1/T_1 & 1/T_2 \\ \hline & T_1 = 50\mu s \\ & T_2 = 15\mu s \end{array}$ FIG.8 Digital De-emphasis filter construction FIG.9 Filter Characteristics #### 4. INTERPOLATION FILTER AND DITHER CIRCUIT The interpolation filter linearly interpolates 8 fs after the digital filter and over to 16fs in the dither circuit, DC offset and dither have been added to Data in order to areven noise by the idling pattern peculiar to $\Sigma$ - $\Delta$ Modulation DAC. After adding the dither 384fs is over sampled in sample and hold circuit. ## 5. DA CONVERSION CIRCUIT 2 times $\Sigma$ - $\Delta$ modulation DA converter for 2 channels (simultaneous output type) is incorporated in the TC9270F/N. The internal circuit construction is as shown in fig.10. The conversion time for the bitstream output is 1/384fs. (in 384fs mode) In case if CD application, fs = 44.1kHz conversion time Tset = $(1/384 \times 44.1 \text{kHz}) = 59.05 \text{ns}$ FIG.10 Σ-Δ Modulation circuit 6. The $\Sigma$ - $\Delta$ modulation section is designed to operate at same frequency as the master clock in both standard and double speed operation. FIG.11 Noise shaping characteristics ## 7. DATA OUTPUT CIRCUIT In the data output circuit, the 384fs or 256fs data are added to the data shift by rising and falling edge of clock. By differentiating these forward signal and the reverse signal in the external analog circuit, DA conversion of Low distortion factor high S/N ratio be obtained. FIG.12 Data output circuit #### 8. INTERNAL CONTROL SIGNAL EXPLANATION Parallel and serial control mode can be selected by the $P/\overline{S}$ terminal. The controll functions are example as follow. ## 8-1 PARALLEL CONTROL MODE $(P/\overline{S} PIN = H)$ In parallel control mode, Pin 20, 21, 22 are set as follow. Table-3 Terminal name at parallel mode | PIN No. | PIN NAME | FUNCTION | |---------|----------|-----------------------------------------------| | 20 | EM1 | De-emphasis control signal 1 | | 21 | EM2 | De-emphasis control signal 2 | | 22 | MUTE | If set to "H", digital mute for output is ON. | ## 8-2 SERIAL CONTROL MODE ( $P/\overline{S} = L$ : FOR MICRO PROCESSOR CONTROL USE) In serial control mode, the TC9270F/N can be controlled by micro processor. The control function of Pin 20, 21, 22 are as Table-4 Terminal name at serial mode | PIN No. | PIN NAME | FUNCTION | |---------|----------|-----------------------------------| | 20 | LATCH | Data latch for input signal. | | 21 | SHIFT | Shift clock signal input terminal | | 22 | ATT | Att data input terminal | Latch and att signal are entered to the shift register of the LSI at the rising edge of the shift signal. Also, the latch signal should rise after a minimum of $1.5\mu s$ of the last data is shifted to the register. If the shift pulse is changed while catch is Low, Mis-operation may occur. Latch should be keep at Low until after D7 is shifted into the register. 10 FIG.13 Example for serial control mode data In serial control mode, the control features are as follow. Table-5 Serial mode control | SERIAL INPUT DATA | CON | ITROL SIG | NAL | |-------------------|-----|-----------|------| | D7 | 0 | • | 1 | | D6 | AT6 | 0 | 1 | | D5 | AT5 | EMP | _ | | D4 | AT4 | CHS | MODE | | D3 | AT3 | MONO | _ | | D2 | AT2 | HS | _ | | D1 | AT1 | $\mu$ EM2 | BIT2 | | D0 | AT0 | $\mu$ EM1 | BIT1 | AT0 $\sim$ 6 : Attenuation level setting $\mu \rm EM1$ , 2 : De-emphasis option set HS : Double speed mode setting BIT1、2 : Input data bit select MONO : Stereo/Mono setting CHS : Mono mode L/R mode EMP : De-emphasis ON/OF MODE : Digital filter fs selection ## ① Digital attenuator D7 = L is the command for digital attenuator. If can be set to 28 levels as show below. Table-6 Audio output of attenuation DATA | ATTENUATION CONTROL DATA<br>D6~D0 | AUDIO OUTPUT | |-----------------------------------|--------------| | 7F (HEX) | 0dB | | 7E (HEX) | – 0.069dB | | : | : | | 01 (HEX) | – 42.076dB | | 00 (HEX) | _ 8 | The attenuation value can be calculated from input data as follow: ATT = 20ℓog (input data / 127)dB Example: In case of attenuator = 7A ATT = 20log (122 / 127)dB = -0.349dB Digital attention change from 0dB to $-\infty$ with a slope of 1024s/f #### 2 MONO, CHS 1) MONO is the commend for switching bit stereo and mono mode. "H"- MONO "L"- STEREO 2) CHS selects the left or right channel in MONO mode. "H"- R channel "L"- Left channel (Note): In parallel mode, both MONO and CHS are set to "L" an correspond to stereo mode. Table-7 Mono, CHS control feature | MONO | CHS | CONTROL FEATURE | | |------|-----|-----------------------|--| | L | L | Stereo mode | | | L | Н | stereo mode | | | Н | L | mono<br>Left channel | | | Н | Н | mono<br>Right channel | | ## 3 MODE、EMP、 $\mu$ EM1、 $\mu$ EM2 These control the fs selection and coefficient selection for De-emphasis filter. Table-8 De-emphasis filter and digital filter coefficient setting | | De emphasis inter and digital inter esemicient setting | | | | | | | |------|--------------------------------------------------------|--------------|------|-------------------------|-------------------------|--|--| | MODE | EMP | μ <b>EM1</b> | μΕΜ2 | DIG. FILTER COEFFICIENT | DE-EMPHASIS COEFFICIENT | | | | | | 0 | 0 | 44.1 kHz | 44.1 kHz | | | | 0 | _ | 0 | 1 | 44.1 kHz | OFF | | | | l " | | 1 | 0 | 44.1 kHz | 48 kHz | | | | | | 1 | 1 | 44.1 kHz | 32 kHz | | | | | 0 | 0 | 0 | 44.1 kHz | OFF | | | | , | | 0 | 1 | 44.1 kHz | OFF | | | | ' | | 1 | 0 | 48 kHz | OFF | | | | | | 1 | 1 | 32 kHz | OFF | | | | | 1 | 0 | 0 | 44.1 kHz | 44.1 kHz | | | | 1 | | 0 | 1 | 44.1 kHz | OFF | | | | | | 1 | 0 | 48 kHz | 48 kHz | | | | | | 1 | 1 | 32 kHz | 32 kHz | | | ## 4 HS HS is for selecting normal speed mode and double speed mode. "H" Double speed mode "L" - Normal In parallel mode it is fixed to "L" normal speed mode. ## ⑤ BIT1、BIT2 These are for selecting input data length. Table-9 Input data length settings | BIT1 | BIT2 | INPUT DATA LENGTH | |------|------|-------------------| | L | _ | 16 | | н | L | 18 | | | Н | 20 | #### 9. ZERO DETECT FUNCTION This device has a built-in input data digital zero detection function. If zero data is continued for over $(2^{15}/fs)_{sec}$ "LZ" and "RZ" Pin become "H". FIG.14 Zero detect cancel timing ## 10.RESET FUNCTION The internal circuit can be reset by setting reset bit to "L". In reset mode, outputs are as follow. LO, LO both fixed at "L" RO, RO both fixed at "H" Output timing at reset is as follows. FIG.15 Reset and output relationship The clock signal (XI input) is required for resetting internal circuit and output when setting reset to L. ## **MAXIMUM RATINGS** (Ta = $25^{\circ}$ C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | | |-----------------------|------------------|---------------------------|--------|--| | | $V_{DD}$ | -0.3~6.0 | V | | | Power Supply Voltage | $V_{DA}$ | -0.3~6.0 | V | | | | $V_{DX}$ | -0.3~6.0 | V | | | Input Voltage | V <sub>in</sub> | -0.3~V <sub>DD</sub> +0.3 | V | | | Power Dissipation | D- | TC9270F: 600 | mW | | | Fower Dissipation | PD | TC9270N: 800 | ] '''۷ | | | Operating Temperature | T <sub>opr</sub> | - 35~85 | °C | | | Storage Temperature | T <sub>stg</sub> | <b>- 55∼150</b> | °C | | # **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, Ta = 25°C, $V_{DD} = V_{DX} = V_{DA} = 5V$ ) DC CHARACTERISTICS | CHARACTERISTIC | | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN | TYP. | MAX | UNIT | |----------------|----------|-----------------|----------------------|-----------------------------------------------------------------------------------|---------------------|------|---------------------|------------| | | | $V_{DD}$ | | | 4.5 | 5.0 | 5.5 | | | Power Supply ' | Voltage | $V_{DX}$ | _ | Ta = −35~85°C | 4.5 | 5.0 | 5.5 | V | | | | | | | 4.5 | 5.0 | 5.5 | | | Power Dissipat | ion | I <sub>DD</sub> | _ | XI = 16.9MHz | _ | 30 | 40 | mΑ | | Input Voltage | "H"Level | $V_{IH}$ | _ | | $V_{DD} \times 0.7$ | _ | $V_{DD}$ | V | | input voitage | "L"Level | V <sub>IL</sub> | | | 0.0 | _ | $V_{DD} \times 0.3$ | V | | Input Current | "H"Level | lіН | | | - 1.0 | | 1.0 | | | input Current | "L"Level | I <sub>IL</sub> | | | - 1.0 | _ | 1.0 | $\mu$ A | | Pull-up Resiso | | RUP | | 1, 3, 17, 20, 21, 22, 23,<br>Pin 24<br>Ta = 25°C, at 0V force<br>measure current. | 100 | 150 | 300 | <b>k</b> Ω | ## AC CHARACTERISTICS (\*): Ta = 25°C | CHARACTERISTIC | | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN | TYP. | MAX | UNIT | |---------------------|---------------------|----------------|----------------------|-----------------------------------------|------|---------|------|------| | Noise Distortion | (*) | THD + N | 1 | 1kHz Sine wave, full-scale input | _ | - 90 | - 85 | dB | | S/N Ratio | (*) | S/N | 1 | | 95 | 100 | _ | dB | | Dynamic Range | (*) | DR | 1 | 1kHz Sine wave,<br>–60 Input Conversion | 90 | 95 | _ | dB | | Cross-talk | (*) | СТ | 1 | 1kHz Sine wave, full-scale input | _ | - 95 | - 90 | dB | | Operating Frequence | Operating Frequency | | _ | | 10 | 16.9344 | 19.2 | MHz | | Input Fraguency | | fLR | | LRCK duty cycle = 50% | 30 | 44.1 | 100 | kHz | | Input Frequency | | fBCK | _ | BCK duty cycle = 50% | 0.96 | 1.4112 | 6.2 | MHz | | Rise Time | | t <sub>r</sub> | | LDCK DCK (100/ 000/) | _ | _ | 15 | ns | | Fall Time | | t <sub>f</sub> | _ | LRCK, BCK (10%~90%) | _ | _ | 15 | ns | | Delay Time | | <sup>t</sup> d | _ | BCK LEdge → LRCK, DATA | - 50 | _ | 50 | ns | • TEST CIRCUIT – 1; Application Circuit Example 1 is used. SG : ANRITSU MG-22A or equivalent LPF : SHIBASOKU 725C Biult-In Filter Distortion Factor Gauge : SHIBASOKU 725C or equivalent | Measuring Item | Distortion factor gauge filter setting A weight | | | |----------------|-------------------------------------------------|--|--| | THD + N, CT | OFF | | | | S/N, DR | ON | | | A weight: IEC-A or equivalent • AC CHARACTERISTIC POINT; (Input signal; LRCK、BCK、DATA) ## **APPLICATION CIRCUIT** Unit: mm ## **PACKAGE DIMENSIONS** SOP28-P-450-1.27 Weight: 0.8g (Typ.) ## PACKAGE DIMENSIONS SDIP28-P-400-1.78 Unit: mm Weight: 2.2g (Typ.) #### RESTRICTIONS ON PRODUCT USE 000707EBA - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - ◆ The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. - The information contained herein is subject to change without notice.